IJCRT.ORG

ISSN: 2320-2882



# INTERNATIONAL JOURNAL OF CREATIVE RESEARCH THOUGHTS (IJCRT)

An International Open Access, Peer-reviewed, Refereed Journal

# CRYPTOGRAPHIC HARDWARE FOR EMBEDDED SYSTEMS

<sup>1</sup>Dr Girish H, <sup>2</sup>Anusha Dixith G, <sup>3</sup>Aina Saba N,<sup>4</sup> Anusha K V, <sup>5</sup>Chandana M

<sup>1</sup>Professor, Department of Electronics and Communication, Cambridge Institute of Technology (CITech), KR Puram, Bengaluru, India.

<sup>2,3,4,5</sup>Students, Electronics and Communication Engineering, Cambridge Institute of Technology, Bengaluru, India

Abstract: Developing a cryptography model that can translate legible writing from common language and converse is the aim of this research. For SoC level FPGA, the AES 128-bit symmetric cryptography technique is used to avoid malware in both hardware and software. The ideal AES design with an enhanced security scheme is also described in this study. The suggested model enables pipelined reusing of the same hardware. Furthermore, suggests expanding the use of dynamic key extraction in cryptosystems to increase randomness through the addition of outer layer security. A completely automated process for creating keys framework utilizing digital biometrics is utilized to produce a 256-bit key with enhanced randomness for 32 From the provided digital biometric, pixels are randomly selected, and the values of all the selected pixels are concatenated at random to generate a 256-bit encryption key.

**Keywords**— AES (Advanced Encryption Standard), FPGA (field programmable gate array), LUT (Look up table), Mbps (megabit per second), sub (sub bytes), shift (shift rows), mix (mix column), add (add round key).

# I. INTRODUCTION

The practice of turning regular, daily English writing into incomprehensible text and vice versa is known as cryptography. Hash functions, public key cryptography, and symmetric key cryptography are the three categories of cryptographic techniques. It requires less computing power and may be implemented faster and easier. An explanation of the symmetric key block known as the AES in December 2001. 128 bits is encrypted and decrypted using this non-Feistel block cipher. Three distinct key lengths are offered. Ten processing rounds for 128-bit keys, twelve rounds for 192-bit keys, and fourteen rounds for 256-bit keys make up the encryption/decryption process. Embedded cryptography devices based on FPGA are simply encryption and decryption models. We constructed a 256-bit key-based AES for 128-bit data. It is significantly optimized in terms of area, power, significant timeframe, and sub-byte blocks. An expanded model provides a generic architecture and a feasible way to apply the AES algorithm with a biometric key. The recommended method outperformed using static keys in terms of security. The functional verification of the existing AES algorithm and the suggested AES algorithm is carried out with Xilinx 14.7 version. Modern block ciphers employ substitution-boxes to convert plaintext data nonlinearly and generate suitably perplexing cipher- text data. It is commonly recognized that the underlying substitution-boxes play a major role in determining the cryptographic strength and security of these block ciphers. for the obvious reason that they are the only ones in charge of adding the necessary nonlinearity and complexity to the security system, which could irritate opponents. Therefore, a number of concepts have been investigated in order to build robust S-boxes. This

#### www.ijcrt.org

#### © 2024 IJCRT | Volume 12, Issue 5 May 2024 | ISSN: 2320-2882

work investigates a novel basic modular technique for the very first, aiming at creating a nonlinear S-box with the same objective. The new modular approach is composed of three operations: new transformation, modular inverses, and permutation. By varying the specific transformation parameters, producing several extremely nonlinear S-boxes can be achieved with ease. By comparing it to recent S-boxes and assessing its critical performance against a set of benchmarking criteria, such as high nonlinearity, lack of fixed points, fulfillment of SAC and BIC properties, low differential uniformity, and linear approximation probability, we present an example S-box whose upright cryptographic potential is demonstrated. Additionally, an image encryption method that provides high statistical and differential encryption performance is demonstrated by using the recently constructed S-box to execute pixel substitution and shuffling.

## II. LITERATUREREVIEW

Table1.LiteratureReviewof Cryptographic Hardware for Embedded Systems with various existing solutions

| ıblished year | ournal Type | Author Name                                          | Title of the paper                        | Outcomes                         |
|---------------|-------------|------------------------------------------------------|-------------------------------------------|----------------------------------|
|               |             |                                                      |                                           |                                  |
| 2017          | IEEE        | M. Rajeswar                                          | FPGA<br>Implementation of                 | By comparing with the LUT based  |
| [1]           |             | a<br>Dr.R.K.Sharma,                                  | combined S box and                        | in this hardware                 |
|               |             | E Department, NIT<br>Kurushetra                      | IIIV S box of AES                         | complexity is reduced.           |
| 2012          | IEEE        | Nali <mark>ni C.</mark> Iyer ; De <mark>epa</mark> ; | Mix/Inv Mix Column                        | The proposed Mix/Inv mix         |
| [2]           |             | P.V <mark>. Ana</mark> ndmohan ;                     | decomposition resource                    | architecture can reduce the      |
|               |             | D.V. Poornaiah                                       | , sharing in                              | area cost significantly.         |
| 2010          | IEEE        | Yulin Zhang ·                                        | Pipelined                                 | <b>By</b> combining the          |
| [3]           |             | Xinggang Wang:                                       | implementation of AES                     | operations in a single round.    |
|               |             |                                                      | encryp <mark>tion based on</mark><br>FPGA | we can reduce the critical delay |
| 2020          | IEEE        | Tsung-Fu Lin ; Chih-                                 | A High-Throughput                         | Our pipelined design has         |
| [4]           |             | Pin Su<br>; Chih-Tsun Huang ;                        | Low- Cost AES Cipher<br>Chip              | a very high throughput rate      |
|               |             | Cheng- Wen Wu                                        | c.mp                                      |                                  |
| 2013          | IEEE        | P. S. Abhijith ;                                     | High Performance                          | Sub Byte, Inverse Sub            |
| [5]           |             | Mallika Srivastava ;                                 | Hardware                                  | Byte, Mix Column, and            |
|               |             | Aparna Mishra ;                                      | Implementation of                         | Inverse Mix                      |
|               |             | B. R.                                                | AES Using Minimal                         | more more                        |
|               |             | Singh                                                | Resources                                 | performance and less area.       |
|               |             |                                                      |                                           |                                  |
| 2020          | IEEE        | Shahbazi, Karim, and                                 | Area-efficient nano-                      | Execution time is reduced        |
| [6]           |             | Seok- Bum Ko                                         | AES implementation                        | and to reduce power              |
|               |             |                                                      | for Internet- of-Things                   | consumption clock gating         |
|               |             |                                                      | devices                                   | technique is used                |
| 2021          | IEEE        | Yang, Cheng-Hsiung,                                  | Implementation and                        | Here signal transmission         |
| [/]           |             | and Yu-Sheng Chien;                                  | Design                                    | or all nodes in the              |
|               |             |                                                      | AFS Color Image                           | combinational part and the       |
|               |             |                                                      | Encryption                                | topological structure error      |

#### © 2024 IJCRT | Volume 12, Issue 5 May 2024 | ISSN: 2320-2882

|             |      |                                                           | Algorithm                                                       | propagation .                                                                                                                                                                                              |
|-------------|------|-----------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |      |                                                           |                                                                 |                                                                                                                                                                                                            |
| 2018<br>[8] | IEEE | Wang, H., Forsmark,<br>S., Brisfors, M., &<br>Dubrova, E. | Multi-Source Training<br>Deep-Learning Side-<br>Channel Attacks | In this papers they<br>discussed about bit-stream<br>extraction for IP core<br>theft & reverse engineering<br>process.                                                                                     |
| 2004<br>[9] | IEEE | Xinmiao Zhang                                             | High Speed VLSI<br>architectures for the<br>AES<br>Algorithm    | These architectures are<br>tailored to execute<br>AES encryption<br>and<br>decryption operations<br>swiftly and<br>effectively catering to the<br>,<br>demands of modern<br>cryptographic<br>applications. |

# III. METHODOLOGY

**Proposed System:** The proposed approach uses both encryption and decryption for same S-box hardware. The one element that sets apart is inverse S-box (decryption) and S-box (encryption) is the Affine transform. For both the S-box and the inverse S-box, all extra encryption and decryption circuitry is identical. Therefore, we apply the identical logic to both encryption and decryption, with the exception of the Affine transform. choosing a mux between the inverse S-box and the S-box. S-box paths for AES encryption and decryption are selected using the inverse S-box path, respectively. The way "Add round key" and "Mix column" are integrated in the recommended design is referred to as "Mix block".



#### www.ijcrt.org

# System design:

The suggested implementation of 32-bit AES. In every cycle, we perform operations on a word (32 bits). The following count of blocks are needed for both 32-bit and 128-bit implementations.

- 1) S box: 16 pieces, 4 clock cycles.
- 2) Four mix blocks of columns, one forever.

# Structure combining an inverse S box and a S box:

One aspect of the suggested 32-bit operating paradigm is the reuse of the S-box and Mix Column blocks. "Mix block" refers to the way that "Add round key" and "Mix column" are integrated in the proposed design.



Figure 3: Combined Mix Column Structure with Round Key – Mix

#### www.ijcrt.org

# Pipelined structure:

The pipeline structure, When each hue denotes a distinct round in the following manner:

| S box  | Shift   | Mix   | Cycle |
|--------|---------|-------|-------|
|        |         | Mix_0 | 1     |
| Sub_0  | 84      | Mix_1 | 2     |
| Sub_1  | Shift_D | Mix_2 | 3     |
| Sub_2  | Shift_1 | Mix_3 | 4     |
| Sub_3  | Shift_2 | 1220  | 5     |
| Key_7  | Shift_3 | Mix_0 | 6     |
| Sub_0  | . ee    | Mix_1 | 7     |
| Sub_1  | Shift_0 | Mix_2 | 8     |
| Sub_2  | Shift_1 | Mix_3 | 9     |
| Sub_3  | Shift_2 | 141   | 10    |
| Key_3  | Shift_3 | Mix_0 | 11    |
| Sub_0  |         | Mix_1 | 12    |
| Sub_1  | Shift_0 | Mix_2 | 13    |
| Sub_2  | Shift_1 | Mix_3 | 14    |
| Sub_3  | Shift_2 | 1000  | 15    |
|        | Shift_3 | Mix_0 | 16    |
|        |         | Mix_1 | 17    |
| Key_14 | 12      | Mix_2 | 18    |
| Sub_0  | 84      | Mix_3 | 19    |
| Sub_1  | Shift_0 | *8    | (*)   |
| Sub_2  | Shift_1 | 20    | 12    |
| Sub_3  | Shift_2 | 125   |       |
|        | Shift_3 | Mix_0 | 71    |
|        |         | Mix_1 | 72    |
|        |         | Mix_2 | 73    |
|        |         | Mix 3 | 74    |

#### Table 2:

Round 0: Mix; Round 1: Mix;

Round 2: Mix; Round 3: Mix; and Round 14: Mix

There are 32 bits in each word. We are performing the Mix working on word 0 (mix\_0) in cycle 1. The symbol for this would be cycle 1 [round 0 (mix 0)].

This 32-bit word can therefore be used to carry out a 32-bit Sub operation. Consequently, word 0's sub operation (sub\_0) and word 1's mix operation are being performed in cycle 2. The four words in the "mix" block operation do not need to wait to finish because we have valid input for "sub" block word 0 in clock cycle2. Cycle2 [round0(mix\_1), round1(sub\_0)] would be the representation for this.

In the third clock cycle, We are doing three operations: the mix operation for word 2, the shift operation for word 0 (shift\_0), and the sub operation for word 1 (sub\_1). For simplicity, we can call this Cycle 3[round1 (sub\_1, shift\_0, round0(mix\_2)]].

Clock cycle 4 consists of sub operations (sub\_2), shift operations (shift\_1), and mix operations (mix\_3) on words 2 and 3. You can describe this as cycle 4 [round0(mix\_3), round1 (sub\_2, shift\_1)]. as well as mix operations in clock cycle 4 on word 3 (mix\_3). The representation of this would be cycle 4 [round 0 (mix 3), round 1 (sub\_2, shift 1)]. Cycle 5 does not involve a mix operation because the 128-bit (4-word) round 0 mix method is complete. Shift operations for word 2 (shift\_2) and sub operations for word 3 (sub\_3) are being performed in clock cycle 5. Cycle 5[round1(sub\_3, shift\_2)] is this, assuming that makes sense.

We won't have to wait for another shift cycle to begin mixing as a consequence. This is cycle 6[round1(shift\_3, mix\_0)], if we may so name it.. We are doing the mix operation for word 1 and the sub operation (sub\_0) for

word 0 in clock cycle 7. Cycle 7[round1(mix\_1), round2(sub\_0)] would be the depiction of this.. Clock cycle 8 involves sub operations (shift\_0 and sub\_1) for words 1 and 0 and mix operations (mix\_2) for words 2 and 0. This can be written as Cycle8[round2(sub\_1, shift\_0), round1(mix\_2)]



Figure 4: Block Diagram

### **IV. RESULTS AND DISCUSSION**

Cryptographic hardware operates as a sophisticated mechanism for both encrypting and decrypting data, enhancing its safety and security. In this model, plaintext undergoes encryption to transform it into ciphertext, effectively safeguarding sensitive information. In our implementation, a 128-bit input data is subjected to encryption using a 256-bit key, resulting in a ciphertext output, as illustrated in Figure 5. Employing symmetric AES encryption, we attain the synthesized output depicted in Figure 6.

When dealing with image encryption, a grayscale image is specifically chosen, and its pixels are converted into a hexadecimal file format using MATLAB. This hexadecimal representation serves as the input text file for the ISE Design software. Through this process, the image is encrypted, yielding the encrypted image output showcased in Figure 7, along with the synthesis outcome of the top-level module, presented in Figure 8.



# Figure 5: Bit Encryption

Figure 6: Synthesis



In this study, throughout this investigation, we have created a small, high-performance cryptosystem that can supervise the cryptographic operations of Internet of Things systems, based on SoC FPGA platforms. Our system consists of two main parts: FPGA and HPS. On the FPGA side, we completely self-implemented an IP core to perform AES-128 symmetric cryptography. We also created unique Linux kernels and drivers on the HPS side to be able to manage and operate the hardware system. We have evaluated a few implementation cryptography techniques and algorithms, including as DMA, Pipeline, and custom memory modules, on FPGA for high-speed processing through our work. Furthermore, because of its self-implementation, our system is able to respond to the Internet of Things' reliability in terms of security without having to worry about malware on the hardware or software front. Additionally, our cryptosystem, which is based on SoC FPGA platforms, is suitable for usage as node controllers or gateway devices in Internet of Things systems because of its inexpensive price, low power consumption, and excellent performance.

#### **REFERENCE:**

- [1] M. Rajeswara Rao, Dr.R.K.Sharma, SVE Department, NIT Kurushetra "FPGA Implementation of combined S box and Inv S box of AES" 2017 4th International conference on signal processing and integrated networks (SPIN).
- [2] Nalini C. Iyer ;Deepa ; P.V. Anandmohan ; D.V. Poornaiah "Mix/InvMixColumn decomposition and resource sharing in AES".
  - [3] Yulin Zhang ; Xinggang Wang; "Pipelined implementation of AES encryption based on FPGA" 2010 IEEE International Conference on Information Theory and Information Security.
  - [4] Tsung-Fu Lin ; Chih-Pin Su ; Chih-Tsun Huang ; Cheng-Wen Wu; "A High-Throughput Low-Cost
  - AES Cipher Chip" 2013 International Conference on Computer Sciences and Applications.
  - [5] P. S. Abhijith ; Mallika Srivastava ; Aparna Mishra ; Manish Goswami ; B. R. Singh ; "High
  - performance hardware implementation of AES using minimal resources" 2013 International Conference on Intelligent Systems and Signal Processing (ISSP).
- [6] Shahbazi, Karim, and Seok-Bum Ko; "Area-efficient nano-AES implementation for Internet-of-Things devices"
  - [7] Yang, Cheng-Hsiung, and Yu-Sheng Chien; "Implementation and Design of a Hybrid Chaos-AES Color Image Encryption Algorithm".
  - [8] Wang, H., Forsmark, S., Brisfors, M., & Dubrova, E; "Multi-Source Training Deep-Learning Side-Channel Attacks" Yuwen Zhu; Hongqi Zhang; YibaoBao; "Study of the AES Realization Method on the Reconfigurable Hardware" 2013 International Conference on Computer Sciences and Applications.
  - [9] Xinmiao Zhang, Student Member, IEEE, and Keshab K. Parhi, Fellow, "High Speed VLSI architectures for the AES Algorithm", IEEE. VOL.12. No.9. September 2004