ISSN: 2320-2882

## IJCRT.ORG



## INTERNATIONAL JOURNAL OF CREATIVE RESEARCH THOUGHTS (IJCRT)

An International Open Access, Peer-reviewed, Refereed Journal

# DESIGN OF TG BASED HIGH STABLE 9T SRAM CELL

Naveen<sup>1</sup>, Jaswanth Achari<sup>2</sup>, Naresh K.Reddy<sup>3</sup> and Chandramuleswar Roy<sup>4</sup> Dept. of Electronics and Communication Engineering Madanapalle Institute of Technology and science, Madanapalle, Andhrapradesh, India

<u>Abstract--</u> This article describes the made-up design of a 9T Static Random Access Memory single bit cell with enhanced performance. For this proposed 9T SRAM cell, the supply voltage is varied and simulations are done using Monte-Carlo, and the results are compared with conventional (Conv) 6T, conventional 7T, and conventional 8T SRAM cells in the 22nm technology. The proposed 9T shows 1.122x, 1.256x times lesser read delay when compared to 6T and 7T respectively. Whereas it shows 1.058x times lesser delay than 7T during write operation.

Keywords—Read Delay; Write Delay; Read SNM; Read Power; Write Power; Hold Power.

## **1.INTRODUCTION**

Memory is the essential part in the growth of technology. Without its presence it's impossible to imagine the development in technology. Based on the requirement there are different designs of memory. One among them is an SRAM memory. The SRAM memory circuits are designed using transistors. The transistors are used for switching and amplifying the signals in a circuit. The applications of SRAM ranges from ICs to embedded systems.

The recent advancement in mobile, and other battery-operated devices as well as increase in data transfer rates demands that these systems use less power and reduce operational working delay. Thus, this fast-growing technology demands low power consumption and increased speed circuits. Based on these technological demands these SRAM circuits have

different designs. SRAM is designed using different number of transistors. They may consist of 6,7,8 transistors and any number based on requirement. The idea behind using different number of transistors is to improve the performance of the circuit. There are various parameters like read delay, write delay, read power, write power, Read SNM, Write SNM, hold power that should be analyzed for assessing the performance of a circuit. A block of SRAM consists of row decoders, input buffers, bit-line conditioning circuitry and output sensing logic. These single bit cells are arranged in rows and columns and each row can be accessed using row decoder and column can be accessed using column decoder. Thus, different sized memory can be designed like 64x32 etc. (i.e., A 2 KB memory).

There are different techniques for designing a 6T SRAM circuit. Each technique improves certain parameters like reducing power consumption or increasing speed of writing or reading but each of them uses same number of transistors.[1]-[5]

Fig-1 shows the conventional 6T SRAM circuit. It has two storage nodes L and H where a single bit is stored either 0 or 1. Worldline (WL) is used to switch on the access transistors. This enables the circuit to read or write. The bit lines are precharged using capacitors and discharge if a path is created to ground. Thus, bit line voltage changes and sense amplifiers are used to sense the change in bit line voltages While designing 6T SRAM circuit there are some limitations in RSNM and WSNM. This can be improved by a conventional 7T SRAM cell where it has improved read and write static noise margins



Fig-1. Conv 6T Static-RAM Single Bit-Cell.



Fig-2. Conv 7T Static-RAM Single Bit- Cell.

Fig 2 depicts conventional 7T SRAM circuit. In this circuit read and write operations occurs separately. During read operation WWL is OFF and while writing RWL is OFF. Here, transistor MP3 acts as supply feedback in order to bring down the pull up path while the writing operation is taking place [2].

We use transistor named as MP4 like read access transistor because PMOS transistors have a high level of susceptibility to fundamental error. Furthermore, due of the pace of reading and writing saturation, PMOS transistor has less effect. It also includes a read access transistor (MN4), where it serves as the same for the entire or entire row. The remaining MOS transistors are used to build the basic 6T SRAM single Bit-Cell [3]-[7]. This compensates for the substantial decrease in R- SNM (Read-Static-Noise-Margin) caused by voltage division among access Field Effect Transistors and Pull-Down Network.

Despite the fact that maximal stability is attained when the read operation is taking place, the read current path is separated from the storage node.



Fig-3. Conv 8T S-RAM Single Bit-Cell

However, increasing a greater number of transistors increase the volume of the SRAM circuit. To counter these design constraints, a more effective S-RAM including one extra transistor, referred as 8T S-RAM cell is proposed. In comparison to the conventional 6T SRAM method, the conventional 8T SRAM shown in figure-3 is designed with two transmission gates, implying the use of two NMOS access pass gate transistors [4],[9].

Pre-charging BL and BLB, then making WL line high and WLB line low, completes the read operation in the SRAM cell. When both BL line and BLB line have been pre-charged, one of the bit-lines discharges, and the data is kept at nodes L and H. This proposed 8T takes very less time to read the data when compared to 6T and 7T.But the leakage power for this circuit is high which is a limitation of this circuit.

## 2.PROPOSED DESIGN

Based on the study of working of various existing SRAM circuits, A new circuit is designed that has better stability (tolerance to noise) when compared to some of the existing circuits. The proposed circuit consists of 9 Transistors. In this proposed design while reading the write circuitry part is OFF and during writing the read circuitry part is OFF. This technique makes the circuit to use less power during reading and writing processes.[5],[11]

The proposed circuit is designed and simulated in HSPICE simulator to obtain various parameters like read delay, write delay, read SNM, write SNM, Hold power etc. The circuit is simulated with the help of 22nm technology library's the lengths of all the MOSFETS are taken to be 22nm and width is varied based on the functionality of the MOSFET. The width of the access transistors is taken as 33nm and 44nm for the NMOS in the main circuitry. The width of PMOS in the main circuitry is taken as 22nm.

The designed circuit has following labels RWL, WWL, BL, BLB, RBL, MP(X), MN(X) (where symbol X denotes an index number). RWL is the read word line that enables the read circuitry part when it is enabled high. Similarly, WWL is the write word line that enables write operation when it is set high. Bit Line (BL), Read Bit Line (RBL) and Bit Line Bar (BLB) are pre-charged using capacitors. Thus, reading data from the cell is done with the help of the change in voltages of these bit lines. Sense Amplifiers are used to sense the change in bit line voltages. In fig-4 MN3 and MN4 are write access transistor, MN6 is a read access transistor.

Figure-4 depicts the suggested construction of a 9T Static RAM Bit-Cell with a Bit-Line (BL) connected to the source terminal of an MN3 transistor. Also includes a Write-Word-Line (WWL) and a Read Word-Line (RWL) (RWL). The MN5 and MN6 are Read Access Transistors.



Fig.4. Proposed Read-Decoupled 9T Static RAM Single Bit-Cell.



Fig. 5. Architecture of proposed 9T Static RAM.

Because a 22nm technology library is used for simulation, the channel lengths of all transistors are chosen to be 22 nm, and the widths of the P type MOSFETs are chosen as shown below:

MP1 and MP2 have widths of 22 nm, 44 nm for MN1 and MN2, and 33 nm for MN3 and MN4. the MP3 transistor has 33nm and MN5, MN6 has 33nm and 44nm respectively. Figure 5 depicts the architectural design of the proposed Static RAM.

## 3.SIMULATION RESULTS & DISCUSSIONS

## A). Simulation Setup:

All simulations are run on a 22-nm PTM with a variable supply voltage to achieve varied results. According to ITRS 2011, a 10% variation in VDD is projected in progressively scaled technology nodes [2]. As a result, the design metrics have been approximated for a supply voltage range of 0.68 V to 0.40 V in 0.4V steps.

## B). Read Delay Time Analysis:

Read operation starts when RWL set to high, When RWL is high then the NMOS access transistor which is connected to RBL becomes ON. MOSFETS MP3 and MN5 are connected to nodes L and H respectively. Assume node L stores '0' and node H stores '1', then both MP3 and MN5 are Switched ON. Now a path is created from RBL to ground and RBL slowly discharges. In contrast if node L stores '1' and node H stores '0' then both MP3 and MN5 becomes OFF and no current flows from RBL to ground. Thus here RBL does not discharge. Sense amplifiers sense the change in bitline voltage and read the data. the time necessary to discharge by 50mv is known as the read delay time. During the read process WWL is OFF.

| $\frac{1 \text{ ABLE I}}{\text{READ ACCESS TIME } (T_{\text{Read}})}$ |        |        |        |        |  |  |  |  |
|-----------------------------------------------------------------------|--------|--------|--------|--------|--|--|--|--|
| $V_{\rm DD}$                                                          | Conv-  | Conv-  | Conv-  | Prop9T |  |  |  |  |
| (V)                                                                   | 6T(ns) | 7T(ns) | 8T(ns) | (ns)   |  |  |  |  |
| 0.68                                                                  | 0.404  | 0.492  | 0.121  | 0.362  |  |  |  |  |
| 0.64                                                                  | 0.466  | 0.539  | 0.132  | 0.407  |  |  |  |  |
| 0.60                                                                  | 0.542  | 0.607  | 0.146  | 0.483  |  |  |  |  |
| 0.56                                                                  | 0.622  | 0.690  | 0.162  | 0.623  |  |  |  |  |
| 0.52                                                                  | 0.704  | 0.810  | 0.182  | 0.706  |  |  |  |  |
| 0.48                                                                  | 0.799  | 0.970  | 0.207  | 0.806  |  |  |  |  |
| 0.44                                                                  | 0.934  | 1.230  | 0.240  | 0.958  |  |  |  |  |
| 0.40                                                                  | 1.200  | 1.880  | 0.288  | 1.260  |  |  |  |  |

Table-1 shows comparative analysis of read access time with various existing circuits. These results are plotted as a graph for better comparison. Fig-6 clearly compares the results.



Fig-6. Read access time versus supply voltage.

Fig-6 depicts the graph of read access time of various existing circuits and our proposed circuit.

The read access time of proposed circuit is better than 7T SRAM cell and at high voltages it is slightly better than 6T SRAM.when compared to 8T TRA the values of proposed circuit TRA is poor.

## C). Write Delay Time Analysis:

In the proposed circuit when WWL is set high then both the access transistors MN3 and MN4 is switched ON. Assume that BL is charged and BLB is not charged and also assume that node L is storing 0 and node H is storing 1.Now the charged BL discharges through node L and its value raises. parallelly BLB is set to zero and node H slowly decreases its value and changes its value. Thus write operation occurs and RWL is set to 0 during the write operation.

The time it takes to write a logical one that increases its value by 90% of VDD is referred to as write access time. The write delay time to write '0' is defined as the time it takes the 'H' node to reduce its value by 90% of the supply voltage.

| Table II                          |        |        |        |        |  |  |  |
|-----------------------------------|--------|--------|--------|--------|--|--|--|
| WRITE-ACCESS-TIME ( $T_{WRITE}$ ) |        |        |        |        |  |  |  |
| $V_{\rm DD}$                      | Conv   | Conv   | Conv   | Prop9T |  |  |  |
| (V)                               | 6T(ns) | 7T(ns) | 8T(ns) | (ns)   |  |  |  |
| 0.68                              | 0.751  | 0.754  | 0.626  | 0.750  |  |  |  |
| 0.64                              | 0.782  | 0.807  | 0.548  | 0.786  |  |  |  |
| 0.60                              | 0.823  | 0.873  | 0.445  | 0.825  |  |  |  |
| 0.56                              | 0.877  | 0.966  | 0.321  | 0.878  |  |  |  |
| 0.52                              | 0.953  | 1.100  | 0.204  | 0.955  |  |  |  |
| 0.48                              | 1.040  | 1.330  | 0.179  | 1.040  |  |  |  |
| 0.44                              | 1.180  | 1.790  | 0.109  | 1.180  |  |  |  |
| 0.40                              | 1.480  | 2.790  | 0.040  | 1.470  |  |  |  |



Fig-7 Write access time versus supply voltage.

Fig-7 shows the graphs of write access time of various existing circuits and proposed circuit. From the figure it is clear that the TWA of proposed circuit is much better than 8T TWA and better than conventional 7T. When compared to 6T SRAM the values are almost similar.

#### www.ijcrt.org

## D) Static Noise Margin Analysis:

The maximum noise that a circuit may tolerate during a reading or writing operation is specified as the static noise margin. The noise margin when writing is known as Write Static Noise Margin (WSNM), and the noise margin during reading is known as Read Static Noise Margin (RSNM) (RSNM) [10]-[15].



Fig-8 Read Static Noise margin vs Supply voltage

It specifies the amount of noise that can flip the current state of the bit line during a write operation and the amount of noise that can be tolerated in order to maintain the original data during a read operation [16]. Fig-8 shows RSNM figures for various circuits and proposed circuits. The read SNM is very good for the proposed 9T SRAM cell. The proposed circuit can tolerate high noise compared to other existing circuits.

## E) Read Write Power Dissipation:

The power required to perform read or write operation is called read and write power of that circuit. The power while reading operation is called read power and the power while write operation is write power [17]-[21]. Fig-9 and 10 shows comparative analysis of read power and write power with existing design. Even though the proposed circuit consists of 9 transistors the power consumed by the circuit is less. This is due to individual working of read and write operations.

The power consumption during reading is almost similar to 6T,7T and better than 8T. The power consumption during writing is almost similar to 7T and better than 8T



Figure-9 supply voltage vs write power





## F).Hold Power:

The leakage power when SRAM cell is not under use is known as hold power. Power consumption while circuit not under use it depending on the components used in the circuit. In the proposed model we used transmission gate in order to reduce hold power [21]-[23]. While read operation the writing part of circuit is off in order to consume less power and vice versa. The comparative results of hold power are shown below.

## Table III

### HOLD-POWER ( $P_{HOLD}$ )

| $V_{\rm DD}$ | Conv 6T | Conv 7T | Conv 8T  | Prop 9T  |
|--------------|---------|---------|----------|----------|
| (V)          | (W)     | (W)     | (W)      | (W)      |
|              |         |         |          |          |
| 0.40         | 1.5E-09 | 1.1E-09 | 5.40E-06 | 1.50E-09 |
| 0.38         | 3.4E-09 | 9.1E-10 | 4.50E-06 | 3.40E-09 |
| 0.36         | 1.9E-09 | 7.3E-10 | 3.80E-06 | 1.00E-09 |
| 0.34         | 8.3E-10 | 5.9E-10 | 3.10E-06 | 8.30E-10 |
| 0.32         | 6.5E-10 | 4.7E-10 | 2.50E-06 | 6.50E-10 |
| 0.30         | 5.1E-09 | 3.7E-09 | 2.00E-06 | 5.10E-10 |



Figure-11 supply voltage vs hold power.

## **4.CONCLUSION**

This paper presents working of our proposed 9T SRAM cell and showing better performance when compared to existing circuits. Especially the proposed circuit is showing high read stability. Most important design metrics of SRAM cell are investigated. The designs offering lower read/write delay, read/write power, enhanced RSNM are reported, to aid the designers in selecting the best cells depending on specific requirements.

#### REFERENCES

- [1] D. -h. Lee, D. -k. Kwak and K. -s. Min, "Comparative Study on SRAMs for Suppressing Both Oxide-Tunneling Leakage and Subthreshold Leakage in Sub-70-nm Leakage Dominant VLSIs," 20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07), 2007, pp. 632-637, doi: 10.1109/VLSID.2007.49.
- [2] Roy, C., Islam, A. Power-aware sourse feedback single-ended 7T SRAM cell at nanoscale regime. Microsyst Technol 25, 1783–1791 (2019). https://doi.org/10.1007/s00542-017-3570-y
- [3] Mishra, V.K., Yadava, N., Nigam, K., Bansal, B., Chauhan, R.K. (2019). Analysis of RSNM and WSNM of 6T SRAM Cell Using Ultra Thin Body FD-SOI MOSFET. In: Rawat, B., Trivedi, A., Manhas, S., Karwal, V. (eds) Advances in Signal Processing and Communication . Lecture Notes in Electrical Engineering, vol 526. Springer, Singapore. https://doi.org/10.1007/978-981-13-2553-3\_61.
- [4] N. Yadav, S. Khandelwal and S. Akashe, "Design and analysis of FINFET pass transistor based XOR and XNOR circuits at 45 nm technology," 2013 International Conference on Control, Computing, Communication and Materials (ICCCCM), 2013, pp. 1-5, doi: 10.1109/ICCCCM.2013.6648909.
- [5] T. Raja, V. D. Agrawal and M. L. Bushnell, "Variable input delay CMOS logic for low power design," 18th International Conference on VLSI Design held jointly with 4th International Conference on Embedded Systems Design, 2005, pp. 598-605, doi: 10.1109/ICVD.2005.167.
- [6] Sinha, A., Islam, A. Low-power half-select free single-ended 10 transistor SRAM cell. Microsyst Technol 23, 4133–4144 (2017). https://doi.org/10.1007/s00542-016-3032-y
- D. Lee and K. Roy, "Area Efficient ROM-Embedded SRAM Cache," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 21, no. 9, pp. 1583-1595, Sept. 2013, doi: 10.1109/TVLSI.2012.2217514.
- [8] Kavitha, M., Govindaraj, T. Low-Power Multimodal Switch for Leakage Reduction and Stability Improvement in SRAM Cell. Arab J Sci Eng 41, 2945–2955 (2016). https://doi.org/10.1007/s13369-016-2047-0.
- [9] S. Cheng and S. Huang, "A low-power SRAM for Viterbi decoder in wireless communication," in IEEE Transactions on Consumer Electronics, vol. 54, no. 2, pp. 290-295, May 2008, doi: 10.1109/TCE.2008.4560088.
- [10] Roy, C., Islam, A. Characterization of single-ended 9T SRAM cell. Microsyst Technol 26, 1591–1604 (2020). https://doi.org/10.1007/s00542-019-04700-z
- [11] Roy, C., Islam, A. Design of differential TG based 8T SRAM cell for ultralow-power applications. Microsyst Technol 26, 3299–3310 (2020). https://doi.org/10.1007/s00542-018-4035-7
- [12] Chandramauleshwar Roy, Aminul Islam, Design of low power, variation tolerant single bitline 9T SRAM cell in 16-nm technology in subthreshold region, Microelectronics Reliability, Volume 120, 114-126 (2021), https://doi.org/10.1016/j.microrel.2021.114126.
- [13] Aminul Islam, Mohd. Hasan and Tughrul Arslan, "Variation resilient subthreshold SRAM cell design technique," *International Journal of Electronics*, vol. 99, no. 9, pp. 1223-1237, Sept. 2012.
- [14] N. Anand, A. Sinha, C. Roy and A. Islam, "Design of a Stable Read-Decoupled 6T SRAM Cell at 16-Nm Technology Node," 2015 IEEE International Conference on Computational Intelligence & Communication Technology, 2015, pp. 524-528, doi: 10.1109/CICT.2015.117.
- [15] C. Roy and A. Islam, "Comparative analysis of various 9T SRAM cell at 22-nm technology node," 2015 IEEE 2nd International Conference on Recent Trends in Information Systems (ReTIS), 2015, pp. 491-496, doi: 10.1109/ReTIS.2015.7232929.
- [16] Power optimizaton in 8T SRAM cell, by Kakde Dnyaneshwar & L.V. Birgale. https://ieeexplore.ieee.org/document/7860121.
- [17] Mr. Kariyappa B S, Mr. Basavaraj Madiwalar, Mrs. Namitha Palecha"A Comparative Study of 7T SRAM Cells "International Journal of Computer Trends and Technology (IJCTT), V4(7):2188-2191 July Issue 2013 .ISSN 2231-2803.
- [18] M. Qazi., M.E. Sinangil, AP. Chandrakasan, "Challenges and Directions for Low-Voltage SRAM," Design & Test of Computers, IEEE, vol.28, no.1, pp.32,43, Jan.-Feb. 2011 doi: 10.1109/MDT.2010.115.
- [19] H. Noguchi et. al. —Which is the best dual-port SRAM in 45-nm process technology? — 8T, 10T single end, and 10T differential, IEEE

Int. Conf. Integrated Circuit Design and Technology (ICICDT), pp. 55-58, Jun. 2008.

- [20] A. Feki, B Allard, D. Turgis, J. Lafont, L. Ciampolini, "Proposal of a new ultra low leakage 10T sub threshold SRAM bitcell," SoC Design Conference (ISOCC), 2012 International, vol., no., pp.470,474, 4-7 Nov. 2012
- [21] A. Islam and M. Hasan, "Leakage Characterization of 10T SRAM Cell," in *IEEE Transactions on Electron Devices*, vol. 59, no. 3, pp. 631-638, March 2012, doi: 10.1109/TED.2011.2181387.
- [22] Adam Teman, Student Member, IEEE, Lidor Pergament, Omer Cohen, and Alexander Fish" A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM)" IEEE Journal Of Solid-State Circuits, Vol. 46, No. 11, November 2011.
- [23] Bo Wang, et al., "Design of an ultra-low voltage 9T SRAM with equalized bitline leakage and CAM-assisted energy efficiency improvement," IEEE Trnas. Circuits Syst. I, Reg. Papers, 2014, Digital Object Identifier 10.1109/TCSI.2014.

