### IJCRT.ORG



## ISSN: 2320-2882

# INTERNATIONAL JOURNAL OF CREATIVE RESEARCH THOUGHTS (IJCRT)

An International Open Access, Peer-reviewed, Refereed Journal

# A Comparative Study and Analysis of Different CMOS VLSI Technology used for SRAM

Dr. Savita Patil Associate Professor Department of ECE AMC Engineering College Bengaluru, India Vijaykumar Ari Mtech.(VLSI& Embedded System) Department of ECE AMC Engineering College Bengaluru, India

Abstract—This paper presents a comparative study and analysis between Various Nano meter CMOS technology used to implement the Radiated Hardened 14T-SRAM. The technology used in this paper include 65-nm, 28-nm, 22nm and 16nm technology.

In order to design and Implement of 14T-SRAM that is used for Space applications, a precise CMOS technology and speed, power and area has been considered.

A comparison has been made on basis of the CMOS technology, Area and Power between the simulation results. Comparison of these models have been made with proposed design CMOS Technology.

Keywords—CMOS, Power, Area, Technology, Radiation Hard By Design (RHBD)

#### I. INTRODUCTION

Radiation Hard By Design(RHBD) memories[7] are used in space borne ASICs for various on board applications like payload control, data getting, progressed correspondence, etc RHBD Application IC involved various modules like chip place, coprocessors, periphery modules, SRAM, straightforward modules and various kinds of I/Os. Radiation Hard By Design base cell libraries and Intellectual property for on chip capricious memories have been developed, yet RHBD Non-precarious memory IP is at this point not open locally.

A radiation solidified capacity gadget having static irregular access memory cells incorporates dynamic entryway disengagement structures set sequential with oxide seclusion districts between the dynamic locales of a memory cell exhibit. The dynamic [5] entryway separation structure incorporates a door oxide and polycrystalline silicon entryway layer electrically coupled to a stockpile terminal prompting an exuberant entryway confinement structure that thwarts a conductive channel stretching out from contiguous dynamic areas from framing. The door oxide of the dynamic entryway segregation structures is relatively meager contrasted with the conventional oxide seclusion locales and subsequently, will be less helpless against any unfavorable impact from caught charges brought about by radiation openness.

Semiconductor memory gadgets utilized in Outer Space, for model, in a Satellite, are Subjected to Severe natural

conditions that may bargain the honesty of the Stored information, or prompt the memory gadgets to fizzle. By and large, the memory gadgets are essential for a bigger implanted System, where the memory gadget is only one of numerous gadgets. Having a similar bite the dust. The honesty of the memory gadgets utilized in space applications

#### XXX-X-XXXX-XXXX-X/XX/\$XX.00 ©20XX I

is basic in light of the fact that the data Stored by the memory gadgets might be identified with basic capacities, Such as direction, situating, and transmitting and accepting information from a ground base Station.

Moreover, Semiconductor memory gadgets for use in Space applications ought to stay useful for the lifetime of the Satellite, which might be up to Several years. Differentiation this with applications where the memory gadgets are likewise Subjected to unforgiving working conditions, Such as direction Systems in rockets, however just for a moderately short time span.

Various studies have been focused on characterization of circuit- and layout-level optimization design and different approach to design of SRAM such as interleaving ,stacked approach etc. Few of the mathematical simulation models in VLSI CMOS technology has been formed and correspondence relevant results have been shown in following studies.

#### II. SYSTEM DESCRIPTION

In a recent technology, SRAM is defenseless to the high energy particles under cruel radiation conditions with more storage area and creating soft error rate in SRAM cell, and it's creating sensitivity with latching single Occurred upset (SOU) and single event transient (SET) and thus it's taken more power consumptions and more noise margin.



#### Fig.1 6T SRAM CMOS

#### III. DIFFERENT TYPES OF SRAM AND TECHNOLOGY

A low force SRAM [2] cell might be planned by utilizing cross-coupled CMOS inverters. The main benefit of this circuit geography is that the static force dispersal is minuscule; basically, it is restricted by little spillage current. Different benefits of this plan are high commotion resistance because of bigger clamor edges, and the capacity to work at lower power supply voltage.

To develop a precise equivalent circuit for Radiated hardened SRAM, Area, Power and space utilization has to be considered properly. This paper shows the different methods to achieve the Radiated hardened SRAM's implementation as described in the following Content.

#### A. RSP-14T SRAM CELL (65nm CMOS Technology)

The Working theory of the RSP 14T SRAM is expressed as follows 1) write Theory 2) Peruse Theory 3) Hold Activity theory.

In the compose activity, the piece lines BLB and BL are set to "1" and "0" expecting the Que B = "0" and Que="1".Exactly when the Write bit is impelled, the worth set aside in Que and Que B will be changed to "0" and "1," independently. The CMOS EN4 and EN5 are turned on, BLB(bit line) will be delivered When Picked Write bit is completely Engaged. The sense intensifier creates the difference voltage between Bit lines and it is consequently escalated. During hold Activities write bit is disabled and in this way the limit center points are kept from the BLs; thusly, they keep up the main instrument of hidden state.



It clarifies, semiconductors, for example, one PMOS P0 and one PMOS P7 are wont to control the affiliation or threshold cutoff between the workplace supply and semiconductors PI by PV, which is useful to redesign the create speed and power use differentiated and Radiated Hardened-12T. Make sure that, selected template is used for the SRAM application device and should be in some standard format paper size of A4.

#### B. ILS-14T SRAM cell.(28nm,22nm and 16nm CMOS Technology)

The Block Circuit diagram for the ILS-14T SRAM cell is shown in Fig.3. PMOS and NMOS from M9 to M12, all these Mosfets are under managed by write word lines (WWLB and WWL). Joint write bit lines (WBL and WBLB), and storage nodes Que(Q), Que(QB), PB & P. Mosfets M13 and M14 connect the ground (GND) and therefore the read bitline (RBL) for read operation. M2, M9, M1, and M10 are transistors or Mosfets with high threshold voltage in order to realize area efficiency increased and improved reliability. The stacked Pmos and Nmos from M3 to M6 improve the Single event Upset Potential to withstand of the 14T cell. Data has been written in permanent storage nodes such as Que(Q), Que(QB), PB & P in the process of write operation, Hold operation proceeds and procides access to Mosfets from M9 to M12. They are turned off. If the Mosfets from M9 to M12 are powered on then Mosfets from M3 to M6 are Powered off. Starting of the Peruse operation, the read word line turns off M13 and RBL is changed to "1." After all the process Read Word Line activates M13 for Perusing operation.



#### C. Radiation Hardened 12T SRAM

The graphic diagram is shown in Fig. 4 and layout for the Radiated hardened 12T-SRAM cell is shown in Fig.5. The entrance semiconductors, Mos5 and Mos6, are associated with the piece lines (BL and BLB). The fixed memory cell comprises of eight NMOS semiconductors such as from Mosn1 to Mosn8 and four PMOS semiconductors Mosp1 from Mosp4. Semiconductor Mosfets Mosn7, Mosn5, Mosn6 and mosn8 are constrained by word line (WL). Subsequently. When Writing Word line WL\_1 cell is in ON mode WL is se to 1, these semiconductors from Mosfets Mosn5 to Mosn8 are turned ON finally read along with compose tasks should be possible run.



Fig.4 Radiated Hardned 12T SRAM

A tale energy productive and higher lenient SRAM cell in close to limit locale. The given 12T memory cell includes, a lower helplessness to Single occurred Upsets and more modest peruse and compose access time, and lesser zone when contrasted with the detailed SEU solidified memory cell.

Single occasion Upset is disturbed with lot of external factors in the space.one should taken care of the place where the Single occasion upset will be formed and resolution with efficient Testing.



#### D. Stacked SRAM-14T cell.(28nm,22nm and 16nm CMOS Technology)

Following Fig.3, estimations of RQ and RPB in ILS-14T gadgets are lower extreme situations where besides at 1 to 0 which gives immediate shocking results on 0.3V Supply Voltage. Stacked gadgets or semiconductors may be versatile to both 0-1 and 1-0 bombshell. It implies that the 0 &1 agitated along with 1–0 furious about touchy hubs of the ILS-14T cell cause just little voltage transient at excess hubs. Ouatro-based modular cells approach may be strong to Single occurred Events due to repetitive hubs. Anyway, only one out of every odd delicate hub of these cells is hearty at both 0-1 annoved and 1-0 bombshell. As its interleaving stacked design shows improved execution at keeping voltage transient from proliferating to repetitive hubs, because of improved insusceptibility of both upset events of 0 & 1, its can be say that ILS-14T mosfet cell semiconductor is superior to its other Quatro-based and stacked cells because of the resentful and 1-0 irritated with VCC from 0.3 V and 0.9 VCC. The weaknesses of these Semiconductor cells are the degeneration of security integrity and also small basic charges in delicate hubs.



## IV. RESULTS OF SIMULATIONS AND ANALYSIS STUDY

After Studying the Simulation Results of all the devices with different technologies, here are the summarized the results with respect to the technology used, area and Power is taken into the consideration.

The Simulations had been performed on different tools like Cadence Virtuous, Hspice, Tanner etc. Below are the some of the Technology study comparison for the tools used to simulate the SRAM Memory Cell. As CMOS innovation is downsizing, the customary memory cells are more defenseless to single occasion upset (SOU) unwavering quality test. This is a result of the diminishing stock voltage, diminishing basic charge and expanding densities.

|     | CI.   |        | <b>T</b> 1 | 0    | •       |
|-----|-------|--------|------------|------|---------|
| A   | Simul | ations | Tool       | ( om | parison |
| 41. | Summe | anons  | 1001       | Comp | Julison |

| FOM     | CMOS           | Simulation | Power    |
|---------|----------------|------------|----------|
| FON     |                | Simulation |          |
|         | Technology     | tool       | Consumed |
|         |                |            | in nW    |
| RHD 10T | 65nm           | TCAD       | 8.88     |
| Stacked | 65nm           | TCAD       | 6.64     |
| 10T     |                |            |          |
| 12T     | 65nm           | HSPICE     | 9.5      |
| SRAM    |                |            |          |
| RSP-14T | 65nm           | TCAD       | 8.5      |
| SRAM    |                |            |          |
| ILS-14T | 28nm,22nm,16nm | Tanner     | 6.5      |
| SRAM    |                |            |          |
| cell    |                |            |          |
| Stacked | 28nm,22nm,16nm | Tanner     | 6.45     |
| SRAM    |                |            |          |

Power Consumption [1] for the Stacked and ILS 14t SRAM are much better with compared to all other design implementation.

B. AREA and RNM Comparison

| FOM                         | Area<br>without<br>ECC | Area<br>with<br>SECDEC | Area<br>with<br>3bit<br>burst<br>ECC<br>in % | RNM<br>@0.9V<br>VDD<br>in % | RNM<br>@0.3V<br>VDD<br>in % |
|-----------------------------|------------------------|------------------------|----------------------------------------------|-----------------------------|-----------------------------|
| RHD                         | NA                     | 269%                   | 341                                          | No                          | No                          |
| 10T                         |                        |                        |                                              | Info.                       | Info.                       |
| Stacked<br>10T              | NA                     | 320%                   | 406                                          | 100                         | 131                         |
| 12T<br>SRAM                 | NA                     | 269%                   | 341                                          | 200                         | 146                         |
| RSP-<br>14T<br>SRAM         | NA                     | 289%                   | 494                                          | 92                          | 98                          |
| ILS-<br>14T<br>SRAM<br>cell | NA                     | 494%                   | 628                                          | 208                         | 154                         |
| Stacked<br>14T-<br>SRAM     | 334%                   | 379%                   | 481                                          | 200                         | 154                         |

After Seeing results of all different models for SRAM, RHBD 14-T SRAM is having more advantage in terms of Area without ECC and RNM @0.3VDD and @0.9VDD[3] .Stacked and Interleaving 14T SRAM are standout devices of memories which can be used for space research activities and also its optimized area provides an added advantages in reduction of usage of Sio2 wafer. So Preferably the highest CMOS technology as of now is to be consider the 16nm or lower CMOS technology to implement SRAM Memories

#### REFERENCES

- D. Markovic, C. C. Wang, L. P. Alarcon, T. Liu and J. M. Rabaey, Ultralow-Power Design in Near-Threshold Region, in Proc. *IEEE*, Feb. 2010, pp. 237-252.
- [2] H. Kaul, M. Anders, S. Hsu, A. Agarwal, R. Krishnamurthy, and S. Borkar, "Near-Threshold Voltage (NTV) design opportunities and challenges" in *IEEE DAC*, June 2012, pp. 1149 1154.
- [3] H. Kaul, M. Andres, S.K.Mathew, S.K. Hsu, A. Agarwal R. Krishnamurthy, and S. Borkar, "A 320 mV 56μW 411 GOPS/Watt Ultra-Low voltage motion estimation accelerator in 65 nm CMOS," *IEEE JSSC*, vol. 44, no. 1, pp. 107-114, Jan. 2009.
- [4] S. Hsu, A. Agarwal, M. Anders, S. Mathew, H. Kaul, F. Sheikh, and R. Krishnamurthy, "A 280mV-1.1V 256b Reconfigurable SIMD Vector Permutation Engine with Vertical Shuffle in 22nm CMOS", *IEEE ISSCC*, Feb. 2012, pp. 178-180.
- [5] V. Ferlet-Cavrois, L. W. Massengill, and G. Pascale, "Single event transients in digital CMOS—A review," *IEEE Trans. Nucl. Sci.*, vol. 60, no. 3, pp. 1767–1790, Mar. 2013.
- [6] G.C. Messenger, "Collection of Charge on Junction Nodes from Ion Tracks," *IEEE Trans. Nuclear Science*, vol. 29, no. 6, pp. 2024-2031, Dec. 1982.
- [7] T. Calin, M. Nicolaidis, and R. Velazco, "Upset hardened memory design for submicron CMOS technology," *IEEE Trans. Nuclear Science*, vol. 43, no. 6, pp. 2874–2878, Dec. 1996.
- [8] S. M. Jahinuzzaman, D. J. Rennie, and M. Sachdev, "A soft error tolerant 10T SRAM bit-cell with differential read capability," *IEEE Trans. Nuclear Science*, vol. 56, no. 6, pp. 3768–3773, Dec. 2009.
- [9] Y. Yorozu, M. Hirano, K. Oka, and Y. Tagawa, "Electron spectroscopy studies on magneto-optical media and plastic substrate interface," IEEE Transl. J. Magn. Japan, vol. 2, pp. 740–741, August 1987 [Digests 9th Annual Conf. Magnetics Japan, p. 301, 1982].
- [10] M. Young, The Technical Writer's Handbook. Mill Valley, CA: University Science, 1989.

