DESIGN OF LOW POWER HIGH SPEED BOOTH MULTIPLIER USING GDI BASED CARRY BYPASS ADDER

E. Anu Joel, C. Selvarathi, M. Anuciya, M. Kaviya, E. Sindhu
1Assistant Professor, 2UG Scholar, 3UG Scholar, 4UG Scholar
5Department of Electronics and Communication,
1St. Mother Theresa Engineering College, Thoothukudi, India

Abstract: In this project, low power consumption and high speed are some of the most important criteria for the fabrication of DSP systems and any high-performance systems. Based on Booth Algorithms, a modified booth multiplier structure is designed by implementing a carry bypass adder. The carry bypass adder is designed by using Gate Diffusion Input (GDI) method. Optimizing the speed and power of the adder is a major design issue. However, area and speed are usually conflicting constraints so that improving speed results mostly in larger areas.

Index Terms – Booth multiplier, GDI Logic, Tanner EDA, VLSI

I. INTRODUCTION

Very-large-scale integration (VLSI) is the process of creating an integrated circuit (IC) by combining hundreds of thousands of transistors or devices into a single chip. VLSI began in the 1970s when complex semiconductor and communication technologies were being developed. The microprocessor is a VLSI device. Before the introduction of VLSI technology, most ICs had a limited set of functions they could perform. An electronic circuit might consist of a CPU, ROM, RAM and other glue logic. VLSI lets IC designers add all of these into one chip. Multipliers play an important role in today’s digital signal processing and various other applications. With advances in technology, many researchers have tried and are trying to design multipliers which offer either of the following design targets – high speed, low power consumption, regularity of layout and hence less area or even combination of them in one multiplier thus making them suitable for various high speed, low power and compact VLSI implementation. The common multiplication method is “add and shift” algorithm. In parallel multipliers number of partial products to be added is the main parameter that determines the performance of the multiplier. To reduce the number of partial products to be added, Modified Booth algorithm is one of the most popular algorithms. In our project we introduce the booth multiplier with GDI logic to compare them in terms of speed, power and combination of these metrics.

Power consumption refers to the electrical energy per unit time, supplied to operate something, such as a home appliance. Power consumption is usually measured in units of watts (W) or kilowatts (kW). Power is wasted as heat, vibrations and/or electromagnetic radiation. For example, a light bulb does not only convert electric power into light; it also makes some heat. Power consumption is of great importance in digital systems. The battery life of portable systems such as cell phones and laptop computers are limited by power consumption. Digital systems draw both dynamic and static power. Dynamic power is the power used to charge capacitance as signals change between 0 and 1. Static power is the power used even when signals do not change and the system is idle. CMOS devices have very low static power consumption, which is the result of leakage current. But when switching at a high frequency, dynamic power consumption can contribute significantly to overall power consumption. Charging and discharging a capacitive output load further increases this dynamic power consumption.

A delay used to separate the occurrence of two events, especially in an electronic device. It may be measured in terms of time, money, or a combination there of.

OBJECTIVE

➢ To propose GDI technique-based carry bypass adder to improve power consumption and delay.
➢ To implement the proposed carry bypass adder in the booth multiplier.
➢ To reduce the power consumption and to improve speed and overall performance of the booth multiplier using the proposed technique.
II. RELATED WORK

A. Hybrid Carry Look-ahead Adder

The existing method of hybrid carry look-ahead adder. This method is divided into three stages as like hierarchical carry look-ahead adder. The Fig.2.1 show the design of Hybrid CLA. In stage one, accept the two n-bit number of inputs and produce propagate and generator value. One more advantage is that there is no need to generate the carry propagate (Pout) and carry generate (Gout) signals. Here the carry of the whole design is generated in the bottom stage of the structure. By this method the area of the design is reduced. So, this is one way to design high speed and less area carry look-ahead adder design.

![Image](image_url)

**Figure 2.1 Block diagram of a hybrid carry look-ahead adder**

**OPERATION**

P: an indicator whether the carry was propagated to the component. In other words, the carry is propagated through the entire component if and only if it was propagated through every one of the components from the previous stage. The equation (1) is for the 4-bit module.

\[ P = P_0P_1P_2P_3 \]  

G: an indicator whether the carry was generated to the component. In other words, the carry is generated through the entire component if and only if it was generated through every one of the components from the previous stage. The equation (2) is for the 4-bit module.

\[ G = P_1P_2P_3 G_0 + G_1 P_2P_3 + G_2P_3 + G_3 \]

B. Booth Multiplier

In existing system, a novel area efficient and high-speed parallel multiplier and accumulator based modified booth algorithm architecture. The results of accumulation and multiplication stages clubbed using hybrid reduction through Full adder and Carry Look ahead Adder. This helps us to attain more efficiency and speed. In addition, the normal full adder in the CSA is replaced by a new reversible logic gate. The circuit is simulated using Verilog HDL and synthesized in Xilinx ISE Simulator. The Block diagram for Booth multiplier as shown in Figure 2.2.

![Image](image_url)

**Figure 2.2 Block diagram of Booth Multiplier**
CONDITIONS

- If Q0, Q-1 are same i.e., 00 or 11 then, perform arithmetic right shift by 1 bit.
- If Q0, Q-1 = 10 then perform,

\[ A \leftarrow A - M \]

- And then perform arithmetic right shift.
- If Q0, Q-1 = 01 then perform

\[ A \leftarrow A + M \]

- And then perform arithmetic right shift.

C. Carry Bypass Adder

The carry bypass adder is also called carry skip adder. In the carry bypass adder consists of two full adders, AND gate and one multiplexer. The propagation value of the full adder is given as an input to the AND gate and its output is act as a select line for the multiplexer. To reduce the power, delay and area, GDI technique was implemented on the full adder, the AND gate and finally the multiplexer also.

The block diagram for carry bypass adder as shown in Figure 2.3.

![Block diagram of carry bypass adder](image)

\[ \text{tadder} = t_{\text{setup}} + M \text{carry} + (N/M - 1) t_{\text{bypass}} + (M - 1) t_{\text{carry}} + t_{\text{sum}} \]

D. GDI Logic

GDI method is based on the use of a simple cell. At the first look the design is seems to be like an inverter, but the main differences are

- GDI consist of three inputs-
- G (gate input to NMOS/PMOS),
- P (input to source of PMOS),
- N (input to source of NMOS).

Bulks of both NMOS and PMOS are connected to N or P (respectively), so it can be arbitrarily biased at contrast with CMOS inverter.

A simple change of the input configuration of the simple GDI cell corresponds to very different Boolean functions. Most of these functions are complex (6-12 transistors) in CMOS, as well as in standard PTL implementations, but very simple (only 2 transistors per function) in GDI design method.
III. PROPOSED WORK

Proposed Booth Multiplier

Design of modified booth encoder and decoder scheme for high performance of parallel multiplier has been proposed. The proposed booth encoder and decoder logic are competitive with the present schemes and shows enhancements in delay. It additionally shows a substantial reduction in area. The 16-bit booth multiplier is designed by booth encoder and booth decoder simulated in tanner tool.

Proposed Booth Encoder and Booth Decoder

The modified booth encoder, which is implemented using some logic gates. The partial products are generated using the booth decoder. while generating the partial products from the booth decoder, then we followed sign extension prevention. The Schematic diagram for Booth encoder and Booth decoder as shown in Figure 3.2 and 3.3.

Fig. 3.2 Schematic diagram for Booth encoder
IV. RESULT AND DISCUSSION

The booth multiplier is designed using gate diffusion input (GDI) technique-based carry bypass adder and logic gates. The proposed booth multiplier shows a considerable reduction in power consumption and delay. This proficient low power and high-speed booth multiplier is designed using the proposed carry bypass adder for DSP applications.

Simulation Result for Proposed Carry bypass Adder
The Schematic diagram for 16-bit carry bypass adder as shown in Figure 4.1.

Performance Comparison of Proposed Carry Bypass Adder
Table 1: Performance comparison for various adders

<table>
<thead>
<tr>
<th>ADDERS</th>
<th>GDI LOGIC</th>
<th>POWER (m watts)</th>
<th>DELAY (n sec)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 Bit CLA</td>
<td>0.26</td>
<td></td>
<td>1.93</td>
</tr>
<tr>
<td>8 Bit CBA</td>
<td>0.01</td>
<td></td>
<td>0.16</td>
</tr>
<tr>
<td>8 Bit CSKA</td>
<td>3.04</td>
<td></td>
<td>2.78</td>
</tr>
<tr>
<td>8 Bit CIA</td>
<td>5.79</td>
<td></td>
<td>2.49</td>
</tr>
<tr>
<td>8 Bit KSA</td>
<td>7.06</td>
<td></td>
<td>3.29</td>
</tr>
<tr>
<td>8 Bit HCA</td>
<td>2.44</td>
<td></td>
<td>4.08</td>
</tr>
<tr>
<td>8 Bit BKA</td>
<td>1.85</td>
<td></td>
<td>4.56</td>
</tr>
</tbody>
</table>
Table: Performance Comparison of carry bypass Adder

<table>
<thead>
<tr>
<th>ADDER</th>
<th>WITH GDI TECHNIQUE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>POWER (m Watts)</td>
</tr>
<tr>
<td>4 BIT CLA</td>
<td>0.0147</td>
</tr>
<tr>
<td>4 BIT CBA</td>
<td>0.0144</td>
</tr>
<tr>
<td>8 BIT CLA</td>
<td>0.0268</td>
</tr>
<tr>
<td>8 BIT CBA</td>
<td>0.0162</td>
</tr>
<tr>
<td>16 BIT CLA</td>
<td>0.0977</td>
</tr>
<tr>
<td>16 BIT CBA</td>
<td>0.0219</td>
</tr>
</tbody>
</table>

Simulation Results for Proposed Booth Multiplier

8-bit GDI Based Booth Multiplier

The Schematic diagram for 8-bit booth multiplier as shown in Figure 4.2

Figure 4.2: Schematic diagram for 8-bit booth multiplier

Performance Comparison of Booth Multiplier

Table: Performance Comparison of Booth multiplier

<table>
<thead>
<tr>
<th>BOOTH MULTIPLIER</th>
<th>WITHOUT GDI TECHNIQUE</th>
<th>WITH GDI TECHNIQUE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>POWER (m Watts)</td>
<td>DELAY (ns)</td>
</tr>
<tr>
<td>----</td>
<td>----------------</td>
<td>------------</td>
</tr>
<tr>
<td>8-bit</td>
<td>30</td>
<td>28.171</td>
</tr>
</tbody>
</table>

CONCLUSION

In this project, a low power and high-speed booth multiplier using GDI technique-based carry bypass adder was designed. Full adder and Multiplexer are the two main peripheral components of the carry bypass adder which were designed using GDI technique for new low power high speed carry bypass adder. Thus, from the simulation results it was observed that the proposed carry bypass adder using GDI Technique provides a low power high speed booth multiplier.

REFERENCES