IMPLEMENTATION OF FUZZY BASED DUAL-BUCK HALF-BRIDGE VOLTAGE BALANCER IN DC MICRO-GRID

1N.Avinash, 2D.Krishna Chaitanya, 3M.N.V.V.Brahmam
1Post Graduate Student, 2Assistant Professor, 3Assistant Professor
1Electrical & Electronics Engineering,
1Pragati engineering College, Surampalem, India.

Abstract: Micro-dc grid is a novel power system focused on the development of renewable resources. Two-wire transmitting power mode is generally accepted in a micro-dc grid, which is usually not suitable for the requirements of the input voltage levels of different power converters and loads. A half-bridge voltage balancer was introduced in a micro-dc grid, which can convert a two-wire mode into a three-wire mode in a micro-dc grid via a neutral line. However, the shoot-through problem existing in bridge-type converters degrades the reliability of the voltage balancer. In this paper, a dual-buck half-bridge voltage balancer and a control strategy like Fuzzy is proposed, which can avoid the shoot-through problem. The small-signal model of the voltage balancer is derived for designing the control parameters and the current relationships of the inductors; the capacitors and the unbalanced loads are analyzed particularly. Finally, a prototype, which can deal with 2-kW unbalance ability, is built to verify that the proposed voltage balancer may have a good ability of balancing the voltage by building a neutral line.

IndexTerms - Buck converter, DC distribution system, Half bridge, Micro-dc grid, Voltage Balancer, MATLAB/Simulink.

I. INTRODUCTION

A Micro-Dc grid based on distributed generation system, which can supply super high-quality electric power, is widely focused on in recent years with the development of renewable resource generations [1]–[8]. The use of the direct current allows simplifying the insertion between the distribution generation and the network. It needs only one interface converter with alternating current grid to make the operation in islanding mode easier, without compromising the safety of the public network [9], and it has a distinct benefit—a line loss reduction [10]. A micro-dc grid is also dependent on all types of interfacing converter, such as bidirectional converter and dc converter [11], [12], grid-connected inverter [13]–[15], voltage balancer [1]–[7], and so on. However, a micro-dc grid usually has only one voltage level in two-wire dc distribution system, and it is impossible to supply some types of loads at half voltage such as dc/ac inverters needing a neutral line, converters with input voltage balancing like half-bridge converter and three-level half-bridge converter, and so on. In particular, when a micro-dc grid is used in domestic and office places, a neutral line connected to ground is favorable to the security of the persons. Obviously, in practice, a micro-dc grid with two-wire power system is impossible to meet the requirements of all electronic devices. Thus, a half-bridge voltage balancer was specially introduced to build a neutral line [1]–[7], which can easily convert a two-wire dc grid into a three-wire dc grid by a neutral line. In practice, the voltage balancer may be dispersedly used in any place where the voltage balance is needed, and of course, it can be placed at the output side of the power supply center for building a whole three-wire dc grid. It is thus evident that the voltage balancer improves the quality and flexibility of power supply in a micro dc grid.

Unfortunately, the topology of bridge-type converters maybe suffers from shoot-through risk, which is a major drawback to the reliability of this type of power converters. A dual-buck half-bridge converter can avoid the shoot-through problem, the freewheeling current goes through the independent freewheeling diodes instead of the body diode of the switches, and all the switches and diodes are operated at half of the line cycle; thus the efficiency may be improved [16]–[21]. In this paper, a dual-buck half-bridge voltage balancer is proposed. For meeting the characteristic of the proposed voltage balancer, a control strategy of respectively driving the two bridge legs of the proposed voltage balancer to work for a high efficiency is also presented. In order to select the parameters of filter inductors and capacitors and to design the control system parameters, the relationships of the currents of inductors, the capacitors, and the unbalanced loads are described in detail, and the small-signal model is derived. Finally, a prototype, which may deal with 2-kW power unbalance ability, is fabricated in the laboratory to verify that the dual-buck half-bridge voltage balancer may have a good ability of balancing the voltage by building a neutral line.

II. TOPOLOGY AND CONTROL STRATEGY OF THE PROPOSED VOLTAGE BALANCER

A. Typical Structure of a Micro-DC Grid

A typical structure of a micro-dc grid [1]–[7] with a voltage balancer is shown in Fig. 1, where the voltage balancer is used to construct a neutral line achieving two same voltage levels for requirements of different types of loads, such as unbalanced loads, half-bridge converter and inverter, and so on.
Fig. 1. Typical structure of micro-dc grid.

**B. Proposed Voltage Balancer**

The proposed voltage balancer—a dual-buck half-bridge voltage balancer—is shown in Fig. 2, which is made up of a left bridge leg (S1,D1, L1), a right bridge leg (S2,D2, L2), and a neutral line LN usually connected to the earth ground. If the complementary driving technology is adopted between the switches S1 and S2, the two-inductor currents \(i_{L1}\) and \(i_{L2}\) will always exist during a switching period, and the unbalanced load current value \((i_{RLoad2} - i_{RLoad1})\) is equal to the different value between the current average value \(i_{L1}\) and \(i_{L2}\). Thus, the two inductor currents will cause additional power losses. Obviously, the complementary operational technology does not use an advantage of the topology to improve the system efficiency. It is very expected to have a control strategy that can drive the left bridge leg and the right bridge leg, respectively, based on the different power quantity of the unbalanced loads.

**C. Proposed Control Strategy**

The proposed control strategy is presented in Fig. 3. The output signal \(u_e\) of the voltage regulator is directly sent to control the switch S1, and its negative value \((-u_e)\) controls the switch S2. Combining Figs. 2 and 3, it may be concluded that, when \(RLoad2\) is lower than \(RLoad1\), the signal \(u_e\) is positive and the left bridge leg will be driven while the right bridge leg will not work, and on the contrary, the signal \(u_e\) is negative and the right bridge leg will be driven. It is thus clear that only one of the two bridge legs will work during every switching period and the loss of the other bridge leg will be avoided compared with the complementary driving technology.
III. OPERATING PRINCIPLE BASED ON THE PROPOSED CONTROL STRATEGY

As similar to a buck converter, each bridge leg maybe operates in continuous conduction mode (CCM) and discontinuous mode operation (DCM). For simplifying the analysis of the operational principle, some assumptions are made: 1) All inductors and capacitors are ideal, $C_1 = C_2 = C$, and $L_1 = L_2 = L$; 2) the output voltages $u_{out1}$ and $u_{out2}$ are not changed during each switching process; and 3) all power switches and diodes are the ideal devices with ignored switching time and conduction voltage drop. As the operating procedures of the right bridge leg are the same as those of the left bridge leg, only the analyzing principle of the left bridge leg is given.

A. CCM of Left Bridge Leg

The driving signal $u_{gs1}$, the current $i_{L1}$, and the equivalent circuits are shown in Figs. 4 and 5, respectively, during CCM. From Fig. 4, there are only two main operating modes during each switching period. 1) Mode 1 [$t_0, t_1$] [Refer to Figs. 4 and 5(a)]: The switch $S_1$ is turned on at the time $t_0$, and the current $i_{L1}$ increases linearly

$$L_1 \frac{di_{L1}}{dt} = u_{in} - u_{out2} = u_{out1}. \quad (1)$$

During this mode, the input voltage $u_{in}$ sends additional energy to the load $R_{Load2}$ through the inductor $L_1$. The voltage stress of the freewheeling diode $D_1$ is the input voltage $u_{in}$. During this mode, the input voltage $u_{in}$ sends additional energy to the load $R_{Load2}$ through the inductor $L_1$. The voltage stress of the freewheeling diode $D_1$ is the input voltage $u_{in}$.

![Fig. 5. Equivalent circuits under CCM. (a) Mode 1. (b) Mode 2.](image)

2) Mode 2 [$t_1, t_2$] [Refer to Figs. 4 and 5(b)]: The switch $S_1$ is turned off at the time $t_1$, and the current $i_{L1}$ will continue to run through the freewheeling diode $D_1$. The current $i_{L1}$ decreases linearly

$$L_1 \frac{di_{L1}}{dt} = -u_{out2}. \quad (2)$$

The procedure will end when the $S_1$ is turned on again at the time $t_2$. During this mode, the voltage stress of the switch $S_1$ is also the input voltage $u_{in}$. From the time $t_2$, a next operating period will start. As the voltage $u_{out1}$ is the same as $u_{out2}$ under the stabilization and a voltage-second product of an inductor is zero during ca period, it can be concluded

$$u_{out1}(t_1 - t_0) = u_{out2}(t_2 - t_1). \quad (3)$$

Thus, the time $(t_1 - t_0)$ is equal to the time $(t_2 - t_1)$, i.e., the turn-on time is equal to the turnoff time.

B. DCM of Left Bridge Leg
There are three operating modes under DCM. The $u_{gs1}$, $iL1$, and equal circuits are shown in Figs. 5–7, respectively. From Fig. 6, it can be concluded that the mode 1 $[t_0, t_1]$ and the mode 2 $[t_1, t_2]$ are in accordance with the two modes under CCM, respectively. Therefore, only the mode 3 $[t_2, t_3]$ is given.

**Fig. 6. Driving signal and inductor current waves under DCM.**

**Fig. 7. Equivalent circuit of the mode 3 under DCM.**

*Mode 3 $[t_2, t_3]$ [Refer to Figs. 6 and 7]:* From the time $t_2$, the loads $R_{load1}$ and $R_{load2}$ are supplied by the voltage sources $u_{out1}$ and $u_{out2}$ because the current $iL1$ decreases to zero. According to the voltage-second product of an inductor, it is got from Fig. 6

$$u_{out1}(t_1 - t_0) = u_{out2}(t_2 - t_1). \tag{4}$$

Thus, the time $(t_1 - t_0)$ is equal to the time $(t_2 - t_1)$; this means that the turn-on time $(t_1 - t_0)$ is smaller than the turnoff time $(t_3 - t_1)$.

**IV. MAIN CURRENT RELATIONSHIPS**

As is known to all, the current relationship of filter inductors and capacitors is the important basis for selecting the value of filter inductors and capacitors and building an average small signal model in power converters. Therefore, the main current relationships of the voltage balancer will be analyzed in detail. For simplifying the analyses, the current relationships are defined in Fig. 8, and waveforms are shown in Fig. 9. Because of having the similar operating procedure, only the current relationships of the left bridge leg operation is analyzed. The analysis of the current relationships is divided into two parts according to the value of the inductor current $iL1$.

**A. Current $iL1$ Not Zero**

The current waveforms are shown in Fig. 9 during the time $(t_0 - t_2)$. As the sum of $u_{out1}$ and $u_{out2}$ is equal to $u_{in}$, the ripple voltage $\Delta u_{out1}$ of $u_{out1}$ is also equal to the negative ripple voltage $-\Delta u_{out2}$ of $u_{out2}$

$$\Delta u_{out1} = \frac{1}{C_1} \int_{t_0}^{T_S} i_C1 \, dt = -\frac{T_S}{C_2} i_C2 \, dt = -\Delta u_{out2} \tag{5}$$

where $TS = t_2 - t_0$ in Fig. 9(a) or $TS = t_3 - t_0$ in Fig. 9(b). As the average value of the current $i1$ is the load current $iR_{load1}$, the ripple current $\Delta i1$ is equal to the current $iC1$ of the capacitor $C1$. Thus, the ripple current $\Delta i2$ is also equal to the current $iC2$ of the capacitor $C2$. 

**Fig. 8. Current relationships of the left bridge leg operation.**
According to (5) and (6), it yields under $C_1 = C_2$

$$\Delta i_1 = i_{C_1} = -\Delta i_2 = -i_{C_2}. \quad (7)$$

where $\Delta i_{L1}$ is the ripple current of the inductor $L_1$. It is obtained by using (7) and (8)

$$\Delta i_{L1} = \Delta i_2 - \Delta i_1 \quad (8)$$

Therefore, the $\Delta i_{L1}$ is twice of the currents of $i_{C_1}$ and $i_{C_2}$.

B. Current $i_{L1}$ Zero

The current relationships are shown in Fig. 9(b) between the time $t_2$ and $t_3$. As $i_{L1}$ is zero, the current $i_1$ and $i_2$ will not be associated with the current $i_{L1}$. That is to say, $i_1 = i_2$. The powers $P_{out1}$ and $P_{out2}$ of the loads $R_{Load1}$ and $R_{Load2}$ are $u_{out1}/R_{Load1}$ and $u_{out2}/R_{Load2}$, respectively. As the input power $P_{in}$ ($P_{in} = u_{in} \times i_{in}$) is the sum of $P_{out1}$ and $P_{out2}$ without power losses, the current $i_{in}$ is ($P_{out1} + P_{out2})/i_{in}$, which is equal to $i_1$ and $i_2$. Due to $u_{out1} = u_{out2}$ and $R_{Load2} < R_{Load1}$ under stable condition, we can get $i_2 < i_{R_{Load2}}$ and $i_1 > i_{R_{Load1}}$. Thus, the capacitor $C_2$ supplies a current ($i_{C_2} = i_{R_{Load2}} - i_2$) to the load $R_{Load2}$ by discharging, which results in the $u_{out2}$ linearly falling down, whereas the capacitor $C_1$ is charged by the current ($i_{C_1} = i_1 - i_{R_{Load1}}$), and the $u_{out1}$ linearly rises. Because of $u_{out1} + u_{out2} = u_{in}$, the $\Delta u_{out1}$ and $i_{C_1}$ are also equal to $-\Delta u_{out2}$ and $-i_{C_2}$, respectively.

V. AVERAGE SMALL-SIGNAL MODEL

In order to select the control system parameters, the average small-signal model of the voltage balancer under CCM is derived. The duty cycles of $S_1$ and $S_2$ are defined as $d_1(d_1 = D_1 + \delta d_1)$ and $d_2(d_2 = D_2 + \delta d_2)$, respectively, where $D_1$, $D_2$, $\delta d_1$, and $\delta d_2$ are stable duty ratios and the perturbations of $d_1$ and $d_2$. Moreover, the voltage $u_{in}$ and $u_{out2}$ are defined as $u_{in} = U_{in} + u\dot{u}_{in}$ and $u_{out2} = U_{out2} + u\dot{u}_{out2}$, respectively, where $U_{in}$, $U_{out2}$, $u\dot{u}_{in}$, and $u\dot{u}_{out2}$ are the stable voltage values and the perturbations of $u_{in}$ and $u_{out2}$.

A. Average Small-Signal Model of Left Bridge Leg

From Fig. 8, we can obtain (10) and (11) when the left bridge leg operates under CCM.

1) $S_1$ turning on

$$\begin{align*}
\frac{du_{L1}}{dt} & = L_1 (\frac{du_{in}}{dt} - \frac{u_{out2}}{R_{Load1}}) \\
\frac{di_{C2}}{dt} & = \frac{C_2}{R_{Load2}}(iu_{L1} + C_1 (\frac{du_{in}}{dt} - \frac{u_{out2}}{R_{Load1}}) + \frac{u_{out1}}{R_{Load2}})
\end{align*} \quad (10)$$

2) $S_1$ turning off

$$\begin{align*}
\frac{du_{L1}}{dt} & = L_1 (\frac{du_{in}}{dt} - \frac{u_{out2}}{R_{Load1}}) \\
\frac{di_{C2}}{dt} & = \frac{C_2}{R_{Load2}}(iu_{L1} + C_1 (\frac{du_{in}}{dt} - \frac{u_{out2}}{R_{Load1}}) + \frac{u_{out1}}{R_{Load2}})
\end{align*} \quad (11)$$

According to the methods of building average model, it can be derived from (10) and (11)
Thus, the transfer function of the output voltage $u_{out2}$ versus the duty cycle $d1$ is presented by

$$G_{out2d1}(s) = \left. \frac{U_{in}}{d1(s)} \right|_{d1(s)=0} = \frac{U_{in}}{2LCS^2 + LS \left( \frac{1}{R_{load1}} + \frac{1}{R_{load2}} \right) + 1}. \quad (13)$$

It is obvious that the transfer function is similar to that of a buck converter.

**B. Average Small-Signal Model of Right Bridge Leg**

From Fig. 8, (14) and (15) may be got when the right bridge leg operates under CCM.

1) $S2$ turning on

$$\left\{ \begin{array}{l}
L \frac{du_{L2}}{dt} = u_{out2} - (1 - D2)\dot{u}_{in} + d2U_{in} \\
C \frac{di_{L2}}{dt} = i_{L2}
\end{array} \right. \quad (14)$$

2) $S2$ turning off

$$\left\{ \begin{array}{l}
L \frac{du_{L2}}{dt} = (u_{in} - u_{out2}) \\
C \frac{di_{L2}}{dt} = C \frac{u_{in} - u_{out2}}{R_{load1}} + \frac{u_{in} - u_{out2}}{R_{load2}} - i_{L2}
\end{array} \right. \quad (15)$$

According to the methods of building average model, (14) and (15) are rewritten by

$$\left\{ \begin{array}{l}
L \frac{du_{L2}}{dt} = \dot{u}_{out2} - (1 - D2)\dot{u}_{in} + d2U_{in} \\
C \frac{di_{L2}}{dt} = C \frac{u_{in} - u_{out2}}{R_{load1}} + \frac{u_{in} - u_{out2}}{R_{load2}} - i_{L2}
\end{array} \right. \quad (16)$$

The transfer function of the output voltage $u_{out2}$ versus the duty cycle $d2$ is given by

$$G_{out2d2}(s) = \left. \frac{u_{out2}(s)}{d2(s)} \right|_{d2(s)=0} = \frac{-U_{in}}{2LCS^2 + LS \left( \frac{1}{R_{load1}} + \frac{1}{R_{load2}} \right) + 1}. \quad (17)$$

Comparing (13) and (17), the right bridge leg is running backward buck converter. Moreover, combining Fig. 3, (13), and (17), the control system diagram of the voltage balancer can be illustrated by Fig. 10, where $Km$ is the amplitude of the unipolar triangle carrying wave $utr$, $k$ is the feedback coefficient, and

$$G_{out2d}(S) = \frac{U_{in}}{2LCS^2 + LS \left( \frac{1}{R_{load1}} + \frac{1}{R_{load2}} \right)}.$$ 

It is obvious that $G_{out2d}(S)$ is similar to the transfer function of a buck converter, and thus, the designing method of the control system parameters of the voltage balancer may be according to that of a buck converter.

![Control system diagram](image)

**VI. SIMULATION RESULTS**

In order to confirm the aforementioned analysis, the computer simulations of the main current relationships and the loads transiently changing are carried out by using software Saber, and the other condition simulations are ignored. Considering single phase 110 V for a half-bridge inverter and single phase 220 V for a full-bridge inverter, the dc bus voltage (input voltage $u_{in}$) is...
selected to be 360 V. The other main simulation parameters are listed: switching frequency of 25 kHz, $L_1=L_2=230 \mu H$, and $C_1=C_2=470 \mu F$.

A. Simulations of the Current Relationships

In this section, only the simulation results of the current relationships of the left bridge leg are given. The simulation results of the current relationships are given in Fig. 11. In Fig. 11, it includes CCM [$R_{Load1} = 100 \Omega$ and $R_{Load2} = 10 \Omega$ as shown in Fig. 11(a)] and DCM [$R_{Load1} = 40 \Omega$ and $R_{Load2} = 30 \Omega$ as shown in Fig. 11(b)]. As seen from Fig. 11, under nonzero $iL_1$, it can be easily concluded that $\Delta u_{out1} = -\Delta u_{out2}$, $iC_1 = iC_2$, and $\Delta iL_1 = iC_2 - iC_1$.

When the inductor current $iL_1$ is zero, we can get $P_{out1} = u_{out1}/R_{Load1} = 810 W$, $P_{out2} = u_{out2}/R_{Load2} = 1080 W$, $i_{in} = (P_{out1} + P_{out2})/u_{in} = 5.25 A$, $i_2 = i_1 = i_{in} = 5.25 A$, $iR_{Load1} = u_{out1}/R_{Load1} = 4.5 A$, and $iR_{Load2} = u_{out2}/R_{Load2} = 6 A$ under steady state.

Because of $i_2 < iR_{Load2}$, the lacking current ($i_2 - iR_{Load2} = -0.75 A = iC_2$) is supplied by the capacitor $C_2$ discharging, and the voltage $u_{out2}$ linearly drops. Due to $i_1 > iR_{Load1}$, the capacitor $C_1$ is charged by the surplus current ($i_1 - iR_{Load1} = 0.75 A = iC_1$), and the voltage $u_{out1}$ linearly rises. These states are presented in Fig. 11(b).

B. Simulations of Loads Instantly Changing

Fig. 12 shows the simulation results of loads transiently changing, where Fig. 12(a) gives the results of the load current $iR_{Load2} = 2.3 A$ and the load current $iR_{Load1}$ changes from 0 to 6.7 A; Fig. 12(b) describes the results of $iR_{Load1} = 1.8 A$, and the $iR_{Load2}$ changes from 0 to 5 A. As seen from Fig. 12, the left bridge leg will operate when $iR_{Load2}$ is larger than $iR_{Load1}$; otherwise, the right bridge leg will run. At the same time, the output voltages $u_{out1}$ and $u_{out2}$ are nearly equal, although they have obvious fluctuations when the loads are instantly changed. The fluctuations are mainly
Fig. 11(a) Simulation results under CCM. (b) Simulation results under DCM.
MODELLING OF CASE STUDY

Control Strategy:

Fuzzy logic controller has been introduced in the tracking of the MPP in PV system. They have the advantage to be robust and relatively simple to design as they do not require the knowledge of the exact model. They do require in the other hand the complete knowledge of the operation of the PV system by the designer. The proposed system consist of two input variables: error (e) and change of error (CE), and one out variable, duty ratio or duty cycle (d).

The flc contains a fuzzy inference system (fis) whose structure is shown in above. The fis inputs, error (e) and change in error (ce), are obtained using the following equations

\[ P(K) = V(K) \times I(K) \]
\[ E(K) = P(K) - P(K-1) / I(K) - I(K-1) \]
\[ CE(K) = E(K) - E(K-1) \]

Where:

- P: The Power of the PV System
- I: The Current of the PV System
- E: Error
- CE: Change in Error
- K: Sampling Rate

Membership Function Plots:

- A membership function (MF) is a curve that defines how each point in the input space is mapped to a membership value (or degree of membership) between 0 and 1.
- Membership functions allow us to graphically represent a fuzzy set. the x axis represents the universe of discourse, whereas the y-axis represents the degrees of membership in the [0,1] interval.
- Membership functions plots, fig a, fig b, fig c are the input 1, input2 and output of fuzzy controller respectively. these plots are obtained according to the rules written in the fuzzy tool box and the switching process depends upon these rules.

Fig 13. Step by Step Process of Fuzzy Logic Controller
SIMULATION RESULTS

In order to confirm the aforementioned analysis, the computer simulations of the main current relationships and the loads transiently changing are carried out by using software MATLAB / Simulink.

Considering single phase 110 V for a half-bridge inverter and single phase 220 V for a full-bridge inverter, the dc bus voltage (input voltage $u_{in}$) is selected to be 360 V.

The other main simulation parameters are listed:

- Switching frequency of 25 kHz
- $L_1 = L_2 = 230 \, \mu H$, and $C_1 = C_2 = 470 \, \mu F$
- In CCM
  - $R_{Load1} = 100 \, \Omega$ and $R_{Load2} = 10 \, \Omega$
  - In DCM
  - $R_{Load1} = 40 \, \Omega$ and $R_{Load2} = 30 \, \Omega$

Fig. 14. Simulink Model of Voltage Balancer
Fig. 15. Simulink Model of Voltage Balancer under Transiently Changing $R_{\text{Load1}}$.

Fig. 16. Simulink Model of Voltage Balancer under Transiently Changing $R_{\text{Load2}}$.

Fig. 17. Simulink Model of PI Control Strategy for CCM.

Fig. 18. Simulink Model of PI Control Strategy for DCM.
Fig 19. Simulink Model of Fuzzy Control Strategy for CCM

Fig 20. Simulink Model of Fuzzy Control Strategy for DCM

SIMULATION RESULTS USING PI CONTROLLER

Fig 21. Simulink Results of Voltage Balancer under CCM
Fig22. Simulink Results of Voltage Balancer under DCM

Fig23. Simulink Results of Voltage Balancer under Transiently Changing R_{Load1}
Fig 24. Simulink Results of Voltage Balancer under Transiently Changing $R_{\text{Load}}$

SIMULATION RESULTS USING FUZZY CONTROLLER

Fig 25. Simulink Results of Voltage Balancer under CCM using Fuzzy

Fig 26. Simulink Results of Voltage Balancer under DCM using Fuzzy
RESULTS COMPARISON

**DISCONTINUOUS CONDUCTION MODE**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>PI Controller (Simulated in Saber) (Results from the Reference Paper-I)</th>
<th>PI Controller (Simulated in Simulink)</th>
<th>Fuzzy Controller (Simulated in Simulink)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$U_{out1}$ (V)</td>
<td>179.5</td>
<td>180.7</td>
<td>180.2</td>
</tr>
<tr>
<td>$U_{out2}$ (V)</td>
<td>180.5</td>
<td>179.3</td>
<td>179.8</td>
</tr>
<tr>
<td>$i_L1$ (A)</td>
<td>24</td>
<td>30</td>
<td>.20</td>
</tr>
<tr>
<td>$I_1$ (A)</td>
<td>6</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>$I_2$ (A)</td>
<td>22</td>
<td>22</td>
<td>15</td>
</tr>
<tr>
<td>$i_C1$ (A)</td>
<td>4</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>$i_C2$ (A)</td>
<td>4</td>
<td>8</td>
<td>8</td>
</tr>
</tbody>
</table>

**TRANSIENTLY CHANGING $R_{Load1}$**
CONCLUSION

In this paper, a dual-buck half-bridge voltage balancer and its control strategies (both PI and fuzzy) were implemented. This type of voltage balancer can well resolve the shoot-through problem. It can build a neutral line to balance two output voltages for different loads in a micro-dc grid. The simulation results are done to illustrate the proposed voltage balancer having a good ability of balancing output voltage even if under the different input voltage, unbalanced loads, and transiently changing loads. Fuzzy control strategy gives approximately balancing output voltage and settling time reduces in the case of transiently varying loads.

REFERENCES


<table>
<thead>
<tr>
<th>Parameter</th>
<th>PI Controller (Simulated in Saber) (Results from the Reference Paper I)</th>
<th>PI Controller (Simulated in Simulink)</th>
<th>Fuzzy Controller (Simulated in Simulink)</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_load (A)</td>
<td>6.6</td>
<td>6</td>
<td>6.2</td>
</tr>
<tr>
<td>I_x (A)</td>
<td>10</td>
<td>15</td>
<td>10</td>
</tr>
<tr>
<td>I_y (A)</td>
<td>10</td>
<td>15</td>
<td>10</td>
</tr>
<tr>
<td>U_out1 (V)</td>
<td>179.5</td>
<td>180.5</td>
<td>180</td>
</tr>
<tr>
<td>U_out2 (V)</td>
<td>180.5</td>
<td>179.5</td>
<td>180</td>
</tr>
<tr>
<td>Settling time for U_out1 (s)</td>
<td>0.02</td>
<td>0.02</td>
<td>0.01</td>
</tr>
<tr>
<td>Settling time for U_out2 (s)</td>
<td>0.02</td>
<td>0.015</td>
<td>0.007</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameter</th>
<th>PI Controller (Simulated in Saber) (Results from the Reference Paper I)</th>
<th>PI Controller (Simulated in Simulink)</th>
<th>Fuzzy Controller (Simulated in Simulink)</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_load (A)</td>
<td>5.01</td>
<td>1.8</td>
<td>6</td>
</tr>
<tr>
<td>I_x (A)</td>
<td>10</td>
<td>15</td>
<td>10</td>
</tr>
<tr>
<td>I_y (A)</td>
<td>10</td>
<td>15</td>
<td>10</td>
</tr>
<tr>
<td>U_out1 (V)</td>
<td>179.5</td>
<td>180.5</td>
<td>180</td>
</tr>
<tr>
<td>U_out2 (V)</td>
<td>180.5</td>
<td>179.5</td>
<td>180</td>
</tr>
<tr>
<td>Settling time for U_out1 (s)</td>
<td>0.02</td>
<td>0.02</td>
<td>0.007</td>
</tr>
<tr>
<td>Settling time for U_out2 (s)</td>
<td>0.02</td>
<td>0.015</td>
<td>0.005</td>
</tr>
</tbody>
</table>