HIGH SPEED BLOW FISH ALGORITHM USING S-BOX

Mohammad Azharuddin¹, Mani Poornima

M.Tech Student, Department of ECE, Vemu Institute of Technology, chittoor, India, Email: azaruddin.mohammad@gmail.com
Associate Professor, Department of ECE, Vemu Institute of Technology, chittoor, India, Email: poornimakpk20@gmail.com

ABSTRACT: Advanced Encryption Standard (AES) is the most secure symmetric encryption technique that has gained worldwide acceptance. The AES based on the Rijndael Algorithm is an efficient cryptographic technique that includes generation of ciphers for encryption and inverse ciphers for decryption. For Higher security and speed of encryption/decryption We are designing the Blow fish algorithm that the proposed architecture out performs the existing techniques in terms of speed. Implementation of S-Box was synthesized and implemented using Xilinx ISE v14.3 and Xilinx Spartan-3E.

Keywords: S-Box, FPGA, AES, Spartan-3E.

I. INTRODUCTION

The purpose is to provide a standard algorithm for encryption, strong enough to keep U.S. government documents secure for at least the next 20 years. The earlier Data Encryption Standard (DES) had been rendered insecure by advances in computing power, and was effectively replaced by triple-DES. Now AES will largely replace triple-DES for government use, and will likely become widely adopted for variety of encryption needs, such as secure Transactions via the Internet. Byte substitution and Inverse Byte Substitution are the most complex steps in the encryption and decryption processes. In these steps each byte of the state array will be replaced with its equivalent byte in the S-box or the Inverse S-box. As AES algorithm use elements within the GF (2^8 ), each element in the state array represents a byte with a value that varies between 00H-FFH. The S-box has a fixed size of 256 bytes represented as (16*16) bytes matrix. In this paper propose an optimized and pipelined architecture for S box block in AES based on combinational logic.

We used minimum number of logic gate in proposed design. In recent years, a number of researches have been proposed for Implementation of S-box by using the FPGA by. In continue we present some researches, in , a software method of producing the multiplicative inverse values, which is the generator of S-box values and the possibilities of implementing the methods in hardware applications will be discussed. The method is using the log and antilog values. The method is modified to create a memory-less value generator in AES hardware-based implementation. In, they propose an improved masked AND gate, in which the relationship between inputs masked values and masks, is nonlinear. Usually, when converting S-box operations from GF (2^8 ) to GF (((2^2 )^2 )^2 ), all the necessary computations become XOR and AND operations. Therefore, to fully mask AES S-box is to substitute the unmasked XOR and AND operations with the proposed masked AND gate and protected XOR gate.

In, a general method for sharing common sub expressions derived from the algebraic finite fields is proposed.

The Advanced Encryption Standard is the standard symmetric key–block cipher certified by the National Institute of Standards and Technology (NIST) in Federal Information Processing Standard (FIPS) 197. A full AES implementation can be broken down into two main components: the cipher and the key expander. The cipher is the component which is responsible for performing encryption or decryption on blocks of input data, while the key expander is responsible for preparing the input key for use by the cipher in each round. The function SubBytes is the only non-linear function in AES, operating on each of the state bytes independently as shown in Fig It substitutes all bytes of the State using a look-up table called S-Box as in Table I. The hardware complexity of the
AES cryptographic module is dominated by the S-box because it is the most essential part of AES.

II. ADVANCED ENCRYPTION STANDARD (AES)

The more popular and widely adopted symmetric encryption algorithm likely to be encountered nowadays is the Advanced Encryption Standard (AES). It is found at least six time faster than triple DES. A replacement for DES was needed as its key A wide variety of approaches to implementing AES have appeared to satisfy the varying criteria of different applications. Some approaches seek to maximize throughput, others minimize power consumption, and yet others minimize circuitry, and . For the latter goal, Rijmen suggested using subfield arithmetic in the crucial step of computing an inverse in the Galois Field of 256 elements reducing an 8-bit calculation to several 4-bit ones. Satoh et al. further extended this idea, using the “tower field” approach of Paar, breaking up the 4-bit calculations into 2-bit ones, which resulted in the smallest AES circuit to date. The AES algorithm have Three different key sizes are allowed: 128 bits, 192 bits, or 256 bits, and the corresponding number of rounds for each is 10 rounds, 12 rounds, or 14 rounds, respectively. From the original key, a different “round key” is computed for each of round.

A. ENCRYPTION PROCESS

AES algorithm uses a round function that is composed of four different byte oriented transformations: SubBytes, ShiftRows, MixColumns and Add Round Key.

B. BYTE SUBSTITUTION (SUBBYTES)

This is simply a table lookup using a 16×16 matrix of byte values called an s-box. This matrix consists of all the possible combinations of an 8 bit sequence \((2^8 = 16 \times 16 = 256)\).
C. **SHIFT ROWS**

This is a simple permutation an nothing more.

- The first row of state is not altered.
- The second row is shifted 1 bytes to the left in a circular manner.
- The third row is shifted 2 bytes to the left in a circular manner.

![Shift Rows Diagram]

A one byte shift is therefore a linear distance of four bytes. The transformation also ensures that the four bytes of one column are spread out to four different columns.

D. **MIX COLUMNS**

This stage is basically a substitution but it makes use of arithmetic of GF(2^8). Each column is operated on individually.

![Mix Columns Diagram]

The transformation can be determined by the following matrix multiplication on state:

\[
\begin{bmatrix}
S_{0,c} \\
S_{1,c} \\
S_{2,c} \\
S_{3,c}
\end{bmatrix} =
\begin{bmatrix}
02 & 03 & 01 & 01 \\
01 & 02 & 03 & 01 \\
01 & 01 & 02 & 03 \\
03 & 01 & 01 & 02
\end{bmatrix}
\]

E. **ADD ROUNDKEY**

The key is copied into the first four words of the expanded key. The remainder of the expanded key is filled in four words at a time. Each added word depends on the immediately preceding word, and the word four positions back. In three out of four cases, a simple XOR is used.

![AES Key Expansion Diagram]

The round constant is a word in which the three rightmost bytes are always 0. Thus the effect of an XOR of a word with Rcon is to only perform an XOR on the leftmost byte of the word.
III. THE S-BOX CONSTRUCTION

The content of the S-Box can be computed based on performing two transformations: 1. Multiplicative inverse 2. Affine Transformation

![Fig 6 The data flow diagram for the S-Box](image)

A. AFFINE TRANSFORMATION

The affine transformation \( f \) is defined in a matrix form as in which can also be describing as a polynomial multiplication, followed by the XOR with a constant as outlined in.

\[
\begin{pmatrix}
 b_7 \\
 b_6 \\
 b_5 \\
 b_4 \\
 b_3 \\
 b_2 \\
 b_1 \\
 b_0 \\
\end{pmatrix} = \begin{pmatrix}
 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0 \\
 0 & 1 & 1 & 1 & 1 & 1 & 0 & 0 \\
 0 & 0 & 1 & 1 & 1 & 1 & 1 & 0 \\
 0 & 0 & 0 & 1 & 1 & 1 & 1 & 1 \\
 1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
 1 & 1 & 0 & 0 & 1 & 1 & 1 & 1 \\
 1 & 1 & 1 & 0 & 0 & 0 & 1 \\
 1 & 1 & 1 & 1 & 0 & 0 & 0 & 1 \\
\end{pmatrix} \times \begin{pmatrix}
 a_7 \\
 a_6 \\
 a_5 \\
 a_4 \\
 a_3 \\
 a_2 \\
 a_1 \\
 a_0 \\
\end{pmatrix} \oplus \begin{pmatrix}
 0 \\
 1 \\
 1 \\
 0 \\
 0 \\
 0 \\
 1 \\
 1 \\
\end{pmatrix}
\]

![Fig 7 Multiplicative inversion module for the S-Box](image)

B. MULTIPLICATIVE INVERSION

The composite field mechanism used for calculating Multiplicative inverses in AES S-Boxes is an efficient method which was proposed early.

C. MAPPING AND INVERSE ISOMORPHIC MAPPING

Both isomorphic mapping \( \delta \) and inverse isomorphic mapping \( \delta^{-1} \) can be represented as \( 8 \times 8 \) matrix. then the isomorphic mappings and its inverse can be written as \( \delta \times q \) and \( \delta^{-1} \times q \) consecutively, which are a case of matrix multiplication as shown below.

\[
\begin{align*}
 b_7 &= a_7 \oplus a_6 \oplus a_5 \oplus a_4 \oplus a_3 \\
 b_6 &= a_6 \oplus a_5 \oplus a_4 \oplus a_3 \oplus a_2 \\
 b_5 &= a_5 \oplus a_4 \oplus a_3 \oplus a_2 \oplus a_1 \\
 b_4 &= a_4 \oplus a_3 \oplus a_2 \oplus a_1 \oplus a_0 \\
 b_3 &= a_3 \oplus a_2 \oplus a_1 \oplus a_0 \\
 b_2 &= a_2 \oplus a_1 \oplus a_0 \\
 b_1 &= a_1 \oplus a_0 \\
 b_0 &= a_0 \\
\end{align*}
\]
D. SQUARING
The formula for computing the squaring operation is acquired as shown in.

\[ \delta \times q = \begin{pmatrix} 
q_7 & q_6 & q_5 & q_4 & q_3 & q_2 & q_1 \\
q_7 & q_6 & q_5 & q_3 & q_2 & q_1 & q_0 \\
q_7 & q_6 & q_5 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_4 & q_3 & q_2 & q_1 & q_0 
\end{pmatrix} \]

\[ \delta^{-1} \times q = \begin{pmatrix} 
q_7 & q_6 & q_5 & q_4 & q_3 & q_2 & q_1 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 \\
q_6 & q_5 & q_4 & q_3 & q_2 & q_1 & q_0 
\end{pmatrix} \]

E. MULTIPLICATION WITH CONSTANT \( \lambda \)

As has been done to drive the formula for computing the squaring operation, let \( k = s \lambda \), where \( k = \{k_3 k_2 k_1 k_0\} \), \( s = \{s_3 s_2 s_1 s_0\} \) and \( \lambda = \{1100\} \) are elements. The \( k_h \) and \( k_l \) terms can be further broken down and the result of the decomposition is shown in.

\[ \begin{pmatrix} k_3 \\
k_2 \\
k_1 \\
k_0 \end{pmatrix} = \begin{pmatrix} r_3 \\
r_2 \\
r_1 \\
r_0 \end{pmatrix} \]

F. MULTIPLICATIVE INVERSION IN GF(24)

The multiplicative inversion. Let \( k \) be an element of GF(24) so the multiplicative inversion of \( k^{-1} = \{(k_3)^{-1} (k_2)^{-1} (k_1)^{-1} (k_0)^{-1}\} \).

\[ \begin{aligned}
 k_3 & = s_2 \oplus s_0 \\
k_2 & = s_3 \oplus s_2 \oplus s_1 \oplus s_0 \\
k_1 & = s_3 \\
k_0 & = s_2 
\end{aligned} \]

G. MULTIPLICATION IN GF(24)

It can be observed that there are addition, multiplication operations in GF(22) and multiplication with constant \( _. \) The multiplication in GF(22), requires decomposition to GF(2) to be implemented in hardware.

Fig 8 Multiplication operation

IV. BLOWFISH ALGORITHM

Blowfish is a symmetric block cipher algorithm. It had been designed by Bruce Schneier in 1993. It takes 64-bit plaintext
and variable-length key, from 32 bits to 448 bits, as inputs and 64-bit cipher text as an output. Blowfish is a symmetric block cipher. It has a fixed 64-bit data block size and a variable secret key range from 32 bits to 448 bits.

The algorithm consists of two parts: key expansion and data encryption. The key expansion converts a key of at most 448 bits into several sub key arrays totaling 4168 bytes. The data encryption occurs via a 16-round Feistel network.

Fig 9 Block diagram of Blowfish algorithm

As mentioned previously, Blowfish is a Feistel network consisting of 16 rounds. The inputs are 64-bit plaintext and 18 Parray syb keys (32 bits). The output is a ciphertext (64 bits).

Function F is calculated by It divides XL into four eight-bit quarters: a, b, c, and d. These quarters are used as input to the S-boxes. The outputs are added (modulo 232) and XORed to produce the final 32-bit output. Decryption is exactly same as encryption, except that P1, P2 ... P18 are used in the reverse order.

\[
F(XL) = ((S1 + S2 \mod 232) \oplus S3, C) + S4, d \mod 232
\]  

(1)

The proposed Blowfish design aimed to increase the throughput. Thus, pipeline technique is adopted. The pipeline strategy modifies the critical path by increasing. It consists in parallelizing the data inputs and outputs with the processing.

Fig 10 Function F

Cryptanalysis refers to the process of illegally attempting to recover the plaintext (or the key) that corresponds to a particular ciphertext. Full-round version of Blowfish algorithm is invulnerable against cryptanalysis, to date. Each one is executed separately and in a parallel manner by inserting registers in appropriate places. our proposed architecture, we used pipelining and parallelism in order to break the critical path delay and to obtain high encryption throughput at the compared with the based non-pipelined Blowfish algorithm. The Blowfish algorithm using S-Box is more efficient than the previous system.
V. RESULTS

BLOCK DIAGRAM

VI. CONCLUSION

The aim of paper is design and implementation of the optimized combinational logic based Rijndael S-Box on FPGA. Proposed method is based on Algorithm, thus it is low power and number of logic gates is very low. The approach used for increase performance is Blowfish Algorithm we use this design. This method has more speed.

REFERENCES


